



### Electronics front-end systems for High Energy Physics

Jorgen Christiansen - CERN



## Outline



- o Historical evolvement
- Amplifying detector signals
- o Connecting to detectors
- o Readout architectures
  - o Analog/digital
  - 0 Data buffering
  - o Triggered
  - o Zero-suppression and data compression
  - 0 Synchronous/asynchronous readout
- **0** Detector types and particularities of their electronics
- o Control and Readout links
- o Radiation effects
- o Powering and cooling
- o Some LHC examples
- o Outlook for the future



# **Sources of information**



- O Previous summer student lectures by C. la Taille: <u>http://indico.cern.ch/conferenceDisplay.py?confId=a062747</u>
  - 0 Has more emphasis on the critical analog part
- O CERN technical training ELEC 2005: <u>http://humanresources.web.cern.ch/humanresources/external/training/tech/special/ELEC2005.asp</u>
  - O Analog, digital, VLSI, power, EMC, tracking, Calorimeter, etc.
- O LEB/LECC/TWEPP workshops from last 10 years: http://lhc-electronics-workshop.web.cern.ch/LHC-electronicsworkshop/
  - 0 Lots of presentations and papers available here covering LHC electronics and other
- O Common ATLAS CMS electronics workshop 2007: <u>http://indico.cern.ch/conferenceTimeTable.py?confId=10010</u>
- 0 Web pages from the four LHC experiments
- O Diverse information on the web (finding it thanks to Google)
- O Many of my CERN, LHCb and other HEP colleagues
- 0 No names given, none forgotten
- I have borrowed/stolen left and right so nearly nothing of what is shown actually comes from me. (hope nobody will sue me)



# Historical evolvement



- O Electronics has been the enabling technology that has allowed the development of modern HEP detectors.
- First particle detectors relied on direct eye observation (and films)
  - O Phosphorus screen, cloud chamber, Bubble chamber, Spark chamber
- O The use of electronics has allowed the development of a large multitude of detector types
  - Scintillators with PM or APD's, gas detectors, liquid detectors (liquid Argon), solid state (silicon), ,











- Use of basic amplifiers with analog oscilloscope displays
- Use of modular electronics with digital computer interfaces
- Use of discrete front-end electronics within detector
- O Use of highly integrated custom F front-end electronics with digital signal processing and massive high speed connections to large computer farms (also electronics)









# Signals from detectors



- Detector generates basic signal (charge) from ionization in gas, liquid or solid state (or photo electrons) with detector "gain" in some cases (gas, PM)
- O The detector can from an electronics point of view be considered as a simple capacitor (with some possible leakage and a simple HV biasing circuit).
  - 0 Induced signal modeled as current source
- O The signal shape (charge collection) depends on the details of the detector
  - 0 Normally relatively fast rising edge
  - May possible have a slow tail (ion tail in gas detectors)
- Typical signal is a few femto coulombs (e.g. 22ke=4fC in 300um silicon detector)
- O In an open detector with 10pf capacitance this gives a voltage buildup of only few hundred uV
- O There are in most cases also significant capacitive coupling to neighbor detector channels







## **Detector signal**



slide 7

### O Traversing particles may deposit randomly different signals in tracking detectors

- O Landau distribution for silicon detectors with a given "minimum" MIP (minimum ionizing particle: ~20ke in 300um silicon
- O Signal may consist of multiple subpulses for one particle
  - O Drift tubes with clusters originating from individual primary ionizations in gas
  - O One would like to detect first cluster or "merge" all into one signal with "constant" shape

### O Measurement of energy (calorimeters)

### O Measurements over large linear range with high resolution





## **Basic Front-end**



- o Pre-amplifier interfacing to detector
- o Additional gain stages if needed.
- 0 Shaping filtering
- o Further treatment





# **Typical LHC front-end**



- o 40MHz sampling rate
- O Triggered at few kHz 1MHz rate
- Constant latency buffer of a few us (few hundred samples at 40MHz)
- o On-detector:
  - O Analog front-end
  - 0 Extraction of data for trigger
  - 0 Latency buffer
  - 0 Readout via optical links (many)
  - 0 Timing and trigger control
  - O Controls and monitor interface
  - O Difficulties: radiation, space, cooling, access, magnetic fields
- **o** Off-detector:
  - 0 Trigger systems
  - 0 DAQ interface
  - 0 Global readout and trigger control
- O Digitization: **on-detector** or off-detector



Electronics for HEP



# **Amplifying signals**







# **Charge integrator**



- O Charge integrator used to integrate collected charged on virtually "shortcircuited" detector capacitance:  $V_{out}$ = -1/C<sub>f</sub>  $\int I_{in}(t) dt$ , Gain = -1/C<sub>f</sub>
- O Gain of this only depends on charge integration capacitor  $C_{\rm f}$  and not on capacitance of detector
  - Makes gain independent of detector and parasitic capacitor variations
  - Detector capacitance though have direct effects in practice on noise of circuit and the effective speed
- Output voltage continuously integrates detector current which implies forever increasing output voltage with multiple hits (same problem as we had before but now on feedback capacitor and not on detector)
  - Switch to discharge integration capacitor
    - 0 An appropriate moment for this needed (low rate detectors)
    - 0 Double integrator with one integrating when the other is being reset
  - O Continuous discharge via resistor (integrator baseline restoration)
    - Must be adapted to hit rate (occupancy in time)
    - Frequency response of this can be compensated for in following filtering with what is called "Pole zero cancellation"
- Large majority of pre-amplifiers for HEP made like this.



Ideal operational amplifier







# Non ideal charge integrator



- O Assume simple amplifier with  $G_0$  low frequency gain and dominating pole at  $w_0$  $G(w) = G0/(1+j w/w_0)$
- 0 Small loss in gain:  $C_d/G_0C_f$  (normally insignificant)
- O Finite rise time because of gain reduction at high frequencies: Tau= $C_d/C_f * 1/G_0 w_0$ 
  - 0 Rise time slower with larger detector capacitance.
  - O Rise time slower with smaller gain-bandwidth product
  - 0 Faster with large  $C_f$  (but smaller gain)

#### 0 Input impedance

- o Ideally: 0 ohm, Detector instantaneous discharged
- O Real: Zin = 1/jwG<sub>0</sub>C<sub>f</sub> + 1/G<sub>0</sub>w<sub>0</sub>C<sub>f</sub> Capacitive term: GO \* Cf >> Cd, Resistive term that together with detector capacitance (incl. parasitic and amplifier capacitances) determines effective time constant of input circuit.
  - o Example: Cd=10pf, Cf=0.1 pf (preamp gain 100),  $G_0 \omega_0 = 10^9$ rad/s Tau<sub>in</sub>= Cd/Cf \* 1/  $G_0 \omega_0 = 10^{-7}$ s=100ns







# Minimizing crosstalk



- O Crosstalk effects increasingly important as channel densities in modern detectors constantly increasing.
  - O In fine grain pixel detectors capacitance to neighbor pixels gives a significant contribution
- O Effective input time constant has effects for crosstalk as deposited detector charge not instantaneously discharged to ground.
- O Coupling capacitance differentiates voltage seen on detector terminal until charge integrator has managed to remove this
  - O Detectors with slow intrinsic charge collection (compared to effective speed of charge integrator) will have limited cross talk to neighbors
  - O Detectors faster that input time constant will transfer charge proportional to capacitive charge division Cx/Ctot





## Intrinsic electronics noise



#### 0 Noise of random nature

- O Characterized in terms of noise power within a given frequency band
- 0 When adding noise sources of random nature they must always in added in square (assuming they are fully uncorrelated)  $v_{tot}^2 = v_1^2 + v_2^2 + v_3^2 + v_3^2$

#### 0 Thermal noise from conductors/resistance

- O Random thermal excited vibrations of charge carriers in conductor
- White noise spectrum (proportional to frequency band)
- **0** Noise power  $\langle v^2 \rangle = 4KTR\Delta f$ 
  - 0 K Boltzmann constant: 1.383 10<sup>-23</sup> VC/K
  - o 100ohm, 100MHz bandwidth: 12.8  $uV_{rms}$
  - 1Mohm, 100MHz bandwidth 1.28mV res (larger than most detector signals)

#### 0 Shot noise

- Carrier transportation across semiconductor junctions (diodes and bipolar transistors).
   Proportional to current
- 0 White noise
- o Noise power: <i<sup>2</sup>>= 2eI∆f

#### 0 1/F noise (Flicker noise)

- O Constant noise power in each decade 1-10, 10-100, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-10000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100-1000, 100
- **0** Noise power:  $\langle v^2 \rangle = A/f^a \star \Delta f$
- 0 Present in MOS devices









 $E=(4KTR\Delta f)^{1/2}$ 



# Signal & Noise filtering





- O Minimize bandwidth to what is really needed
  - Worth to sacrifice a part of the signal to decrease noise
  - 0 What counts is Signal/Noise Ratio (SNR)
- Determined by bandwidth of interest in detector signal
  - **0** Speed of detector itself
  - Time separation of hits from consecutive collisions
  - o Need for time information (e.g. drift time)





### Simple question, but complicated optimization



- Needs good time precision ~100ps (e.g. TOF)
  - 0 Do I need a ~10GHz bandwidth ?
    - 0 Obviously not but what is best choice ?
- O Lower bandwidth in front-end amplifier gives lower noise but slower signal gives bad time resolution
  - O Lower slew-rate of signal makes the discrimination more sensitive to noise
- O High bandwidth gives fast signal to discriminator but also more noise in signal
- As usual, best choice is a non obvious compromise taking into account many factors
  - 0 Detector signal itself and its bandwidth
    - One obviously needs to use a detector with an intrinsic fast response
  - Noise and speed characteristics of technology used to make analog front-end: Bipolar or MOS or GaAs
  - o Allowed power consumption (often constrained)
  - Amplitude dependency must also be compensated for (see late)





# **Calculating noise of circuit**



### O Many circuit elements in modern analog front-ends

- O Capacitors and inductors noise free (except from parasitic resistance)
- Resistors and active elements (bipolar/MOS) are the intrinsic noise sources
- O The first stage amplification dominant from point of view of noise sources. Following shaping determining for effective bandwidth
- O How to estimate noise level of circuit
  - Hand calculations of input stage with basic noise figures for resistors and active elements.
  - Noise simulations in Spice simulator based on noise models from technology supplier

### O Measurements on final circuit





## How to quantify total noise



Noisy

e

Cp [pF]

amplifier



slide 18

![](_page_18_Picture_0.jpeg)

![](_page_18_Picture_1.jpeg)

#### **o** For CMOS preamplifier

- o Large MOS input transistor: W/L and Large biasing current: I<sub>DS</sub> (Limited by acceptable power)
- MOS gate is a significant capacitive 0 load: CoxWL. Minimized noise when:  $C_{\text{gate}} \approx C_{\text{det}}/3$
- o PMOS has less 1/f noise so normally favored as input transistor
- A given detector capacitance has an 0 optimum shaping time for minimal noise

![](_page_18_Figure_7.jpeg)

![](_page_18_Figure_8.jpeg)

slightly different pitch)

Input Noise (ENC)

12 cm strips uter Module

![](_page_19_Picture_0.jpeg)

# HV and AC coupling

![](_page_19_Picture_2.jpeg)

- O In practice the detector must be connected to a High Voltage (HV) biasing source (few hundred volts to several kV)
  HV resistor
  - O Resistive connection to HV with some local filtering
    - Resistor must be small enough to supply required leakage + particle induced currents with small voltage drop
- pply currents  $C_{d}$   $C_{p}$

HV

- O Resistor should be made as large as possible to reduce noise
- O AC coupling may be needed because of the HV biasing of the detector
  - O Must stand high voltage (reliability)
  - Capacitance chosen sufficiently high that it does not have major impact on signal to preamplifier.

![](_page_19_Figure_11.jpeg)

AC coupling

capacitor

ENC dependence to the parallel resistance at the input

![](_page_20_Picture_0.jpeg)

## System noise

![](_page_20_Picture_2.jpeg)

### O Critical coupling between detector and its electronics

- Typical problem of coupling from outputs of FE chips to the very sensitive inputs Detector
  - O Oscillators are not so difficult to make !.
  - Prevent output ground currents to be injected into input ground
  - O Use differential signals (no ground/power current changes)
- Religious question": One common ground or separate analog/digital grounds
  - For sure do not feed power/ground to noisy digital logic via sensitive analog front-end. Coupling via common impedance.

![](_page_20_Figure_10.jpeg)

![](_page_20_Figure_11.jpeg)

![](_page_21_Picture_0.jpeg)

## System noise

![](_page_21_Picture_2.jpeg)

### o Power supply noise

- O Power supply noise rejection for analog front-end
  - **o** Analog FE can be very sensitive to any power supply noise
  - **o** Separation of analog and digital power domains
  - 0 Good local decoupling required
- HV connects directly to detector and local HV filtering and shielding is critical
- O Differential mode and common mode components
   O Common mode component often badly defined/specified/understood/etc
- Use of floating power supplies to prevent forcing high return currents into global grounding of experiment and its electronics
- o Often a general confusion about power return and ground

![](_page_21_Figure_12.jpeg)

![](_page_21_Figure_13.jpeg)

No return currents in grounding network

![](_page_22_Picture_0.jpeg)

## System noise

![](_page_22_Picture_2.jpeg)

#### O Crosstalk from other sources

- 0 Neighbor channels
  - 0 Minimized with charge integration readout
  - Can in some cases be compensated for if amplitude information for all channels available. In many cases impossible to distinguish from charge sharing from hit between neighboring channels (actually gives information on location of hit)
- 0 Regular sources: Clocking
  - 0 Synchronous noise constant pedestal (OK)
  - 0 Even OK for binary detectors as threshold just needs to be adapted
- 0 Non regular "internal" sources: Trigger, Readout, etc.
  - Non constant pedestal
     E.g. dependency of previous trigger/readout (NOT OK)
  - O Can be common across a group of channels (common mode) so it can be calculated on a event by event basis. Simple digital processing if all channels readout with amplitude information. Does not work for binary !.
  - Some readout chips (e.g. LHCb BEETLE tracker chip) even have a dummy reference channel used to subtract common mode from all channels on same chip.
- External sources (unpredictable) but may again be corrected for as common mode across group of channels

![](_page_22_Figure_15.jpeg)

![](_page_22_Figure_16.jpeg)

![](_page_23_Picture_0.jpeg)

## **Common mode suppression**

![](_page_23_Picture_2.jpeg)

- O Suppression of systematic noise sources from a non perfect system
- O Fixed pedestal or dynamic pedestal follower per channel
- 0 Systematic effect across channels in same event
  - Typically per front-end chip or front-end module
- O The "shape" of the systematic effect must be known in advance
  - Proportional to detector capacitance (if varying across channels)
  - 0 Proportional to distance to a given noise source (beam for a vertex detector)
- Channels with active hits must somehow be exclude from the calculation of the common mode
  - 0 Iterative processing with simple thresholding
- O This only works if one has access to full analog information from all channels in same event
  - 0 Must be done before zero-suppression is performed

![](_page_23_Figure_14.jpeg)

![](_page_23_Figure_15.jpeg)

And then do it again with detected hits removed from common mode calculation

#### **Electronics for HEP**

![](_page_24_Picture_0.jpeg)

![](_page_24_Picture_1.jpeg)

![](_page_24_Picture_2.jpeg)

### o Shielding - Grounding - EMC

- This is a critical and far from easy aspect of large scale systems
- Faraday cage shielding of whole detector and front-end electronics.
- Use of differential and optical signals when ever possible
- Twisted pairs when ever possible to minimize noise pickup and noise generation (also for power)
- Grounding non trivial and there are different "religions"
  - No ground loops tree structure (In practice impossible and badly made will be very problematic)
  - O Meshed with lost of non critical ground loops to neutralize noise effects from ground currents in sensitive circuits

![](_page_24_Picture_11.jpeg)

Twisted pair

![](_page_24_Figure_13.jpeg)

![](_page_24_Picture_14.jpeg)

![](_page_25_Picture_0.jpeg)

![](_page_25_Picture_1.jpeg)

### 0 Differential architectures

- O Can reject many of these system noise components but will typically have slightly higher intrinsic electronics noise in pre-amplifier (e.g.  $2^{\frac{1}{2}}$ )
- O Detectors them selves are though intrinsically single ended with detector ground being the reference terminal
  - O Unused dummy differential input should see same impedance (e.g. detector capacitance) and same coupling as real detector input (e.g. HV biasing) to improve differential immunity, but this will increase serial noise from pre-amp

![](_page_25_Figure_6.jpeg)

![](_page_26_Picture_0.jpeg)

# Power supply example

![](_page_26_Picture_2.jpeg)

- O Widening of pedestal distribution in final system with unfortunate PS in ATLAS tile cal
- Caused by HF common mode noise from power supply and front-end not sufficiently immune.
- O Simple power supply filtering resolved the problem
  - But this only after a significant time needed to understand and correctly measure the cause.
  - O Common mode noise measurements needs specific equipment
    - Common mode probes (pick up coils) and spectrum analyzer

![](_page_26_Figure_9.jpeg)

![](_page_26_Figure_10.jpeg)

![](_page_27_Picture_0.jpeg)

## **Detector shielding**

![](_page_27_Picture_2.jpeg)

# 0 Induced charge by an electric field E in an area A: $Q = \varepsilon E A$

- o E = 1 V/m
- 0 Silicon strip A =  $100 \times 0.1$ mm = 10 mm<sup>2</sup>
  - o Q = 0.09 fC or 560 e-
  - o Signal: 20ke, noise: ~1000e
- 0 Wire chamber  $A = 3m \times 4$  cm = 1200 cm<sup>2</sup>
  - o Q = 1000 fC
  - $\mathbf{0}$   $% \mathbf{C}$  Threshold for good timing and good detection efficiency: few fC
- This obviously ignores frequency characteristics of the electrical field and the filtering/shaping used in the analog front-end
- O Faraday cage shielding from the environment (or neighbors or even noisy parts of ones own sub-system) needed

![](_page_27_Picture_13.jpeg)

![](_page_27_Picture_14.jpeg)

![](_page_27_Picture_15.jpeg)

![](_page_28_Picture_0.jpeg)

# **Shaping/filtering**

![](_page_28_Picture_2.jpeg)

#### o Compromise between

- 0 Noise minimization
- 0 Speed pileup
- 0 Baseline restoration
- 0 Particularities: Ion tail cancellation, etc.

#### o Typical use of CR-RC<sup>n</sup> shaping

- High pass followed by a series of low pass filters
  - Higher n gives quicker baseline restoration for same peaking time
- O Pole-zero cancellation of discharging resistor in integrator
- Vital to minimize noise from pre-amplifier.
- Noise contribution from shaping itself normally insignificant.
- Increasing use of digital filtering but analog shaping must assure that expensive ADC used efficient.
  - Minimize pileup to prevent using significant dynamic range of ADC for this
  - O Assure that no frequency components above  $f_{sample}/2$
  - O For binary readout the analog shaping before discrimination must obviously be quite efficient toallow high counting rates

![](_page_28_Figure_18.jpeg)

![](_page_29_Picture_0.jpeg)

## **Tail cancellation**

#### 0 Ion-tail for gas detectors

- Slow drift of ion "tail" as getting away from high electrical field region (us)
- O For high rate applications this must be filtered to limit pile-up
- Ion tail can approximatively be cancelled by a linear filter with different time constants
- For detectors with continuous digitization this can be done very efficiently by digital filters (e.g. ALICE TPC see later)
- O Non linear baseline restorer often needed in addition for binary detectors as they are very sensitive to any baseline shifts (e.g. muon detectors based on drift tubes or wire chambers)

![](_page_29_Figure_8.jpeg)

![](_page_29_Figure_9.jpeg)

![](_page_29_Figure_10.jpeg)

![](_page_29_Picture_11.jpeg)

#### **Electronics for HEP**

![](_page_30_Picture_0.jpeg)

## **Parameter variations**

![](_page_30_Picture_2.jpeg)

- O IC technologies can have significant parameter variations of capacitances, resistors and gm of MOS transistors
  - O Chip to chip on same wafer
  - 0 Wafer to wafer in same lot
  - o Lot to lot variations
  - Also significant temperature dependence (especially MOS gm)
- Within the IC the relative differences can be made quite small (matching)
  - Special layout tricks to get this: Orientation, same "environment", centroid layout.
  - 0 ADC's heavily relying on this
- For analog circuits this will give variations from chip to chip of gain, shaping, etc.
  - Total gain depends on many different components and parameters: Monte Carlo simulations of total effects of this
  - For detectors making precise amplitude measurements (calorimeters) built in calibration systems required that must be run at regular intervals.
- For digital circuits this is not critical (except defining maximum working frequency)

![](_page_30_Figure_15.jpeg)

![](_page_30_Figure_16.jpeg)

![](_page_31_Picture_0.jpeg)

## **Switched capacitor filters**

![](_page_31_Picture_2.jpeg)

### O Alternative to analog filters

- o Based on capacitors, switches and summations
- o Works with analog sampled data (not digitized)
- O Filter characteristics based on circuit topology and matching of capacitors (normally very good within same chip)
- o In combination with double correlated sampling many imperfections and common mode effects in circuits can be compensated for
- o CMOS is the perfect technology for this as it has good analog switches and high input impedance amplifiers
- o Normally used for limited frequency filters: up to few MHZ

![](_page_31_Figure_10.jpeg)

![](_page_32_Picture_0.jpeg)

### Digital Signal Processing DSP

![](_page_32_Picture_2.jpeg)

- Similar to switched capacitor and using same basic algorithms for their design and optimization
  - For continuously sampled analog data
  - 0 For nonlinear processing this does not apply
- 0 Needs: delays (clocked registers), additions, multiplications
- 0 Needs ADC
- 0 No additional noise
  - But may have rounding effects depending on effective bit width used in processing (integer versus float)
- Filters can be made highly programmable and can therefore be much better optimized for final needs.
- Availability of filtering types that are not possible with normal analog filters
- Welcome to a world with its own language: Z transform, FIR, IIR, Canonic, recursive, feed forward/backward, FFT, butterfly, etc.

![](_page_32_Figure_13.jpeg)

![](_page_33_Picture_0.jpeg)

# **Analog/Digital/binary**

![](_page_33_Picture_2.jpeg)

- O After proper amplification and shaping the signals must at some point be converted into the digital domain to allow final readout to DAQ system
- O Analog readout
  - Analog buffering with digitization done after buffer or after analog transmission off detector (at DAQ interface)
- o Analog buffer with digital readout
- o Digital readout
  - O Information digitized after shaping and all further processing done digital
- O Binary: discriminator right after shaping
  - O Binary tracking
  - o Drift time measurement with following TDC

![](_page_33_Figure_12.jpeg)

![](_page_33_Figure_13.jpeg)

![](_page_33_Figure_14.jpeg)

![](_page_34_Picture_0.jpeg)

# Analog to digital conversion

![](_page_34_Picture_2.jpeg)

# • There is clearly a tendency to go digital as early as possible

- This is extensively done in consumer goods (but they only have one channel)
- The "cost" of the ADC determines which architecture is chosen
  - O Strongly depends on speed and resolution

### 0 Cost is here

- 0 Power consumption
- o Silicon area
- o Availability of radiation hard ADC
- Input frequencies must be limited to max Fs/2.
  - Otherwise this will fold in as additional noise.
- High resolution ADC also needs low jitter clock to maintain effective resolution

![](_page_34_Figure_14.jpeg)

![](_page_34_Figure_15.jpeg)

![](_page_35_Picture_0.jpeg)

## **ADC architectures**

![](_page_35_Picture_2.jpeg)

### 0 Flash

- **o** A discriminator for each of the  $2^n$  codes
- 0 New sample every clock cycle
- O Fast, large, lots of power, limited to ~8 bits
- O Can be split into two sub-ranging Flash 2x2<sup>n/2</sup> discriminators: e.g. 16 instead of 256 plus DAC
  - Needs sample and hold during the two stage conversion process

![](_page_35_Figure_9.jpeg)

![](_page_35_Figure_10.jpeg)

### o Ramp

- o Linear analog ramp and count clock cycles
- O Takes 2<sup>n</sup> clock cycles
- O Slow, small, low power, can be made with large resolution

![](_page_35_Figure_15.jpeg)

Clock

Start


## **ADC architectures**



- O Binary search via a DAC and single discriminator
- 0 Takes n clock cycles
- O Relatively slow, small, low power, medium to large resolution

### 0 Pipelined

- 0 Determines "one bit" per clock cycle per stage
  - 0 Extreme type of sub ranging flask
- 0 n stages
- In principle 1 bit per stage but to handle imperfections each stage normally made with ~2bits and n\*2bits mapped into n bits via digital mapping function that "auto corrects" imperfections
- o Makes a conversion each clock cycle
- 0 Has a latency of n clock cycles
  - 0 Not a problem in our applications except for very fast triggering
- Now dominating ADC architecture in modern CMOS technologies and impressive improvements in the last 10 years: speed, bits, power, size













# **ADC imperfections**



### o Quantization (static)

- O Bin size: Least significant bit (LSB) =  $V_{max}/2^n$
- 0 Quantization error: RMS error/resolution:  $LSB/\sqrt{12}$
- Integral non linearity (INL): Deviation from ideal conversion curve (static)
  - o Max: Maximum deviation from ideal
  - RMS: Root mean square of deviations from ideal curve
- Differential non linearity (DNL): Deviation of quantization steps (static)
  - 0 Min: Minimum value of quantization step
  - Max: Maximum value of quantization step
  - RMS: Root mean square of deviations from ideal quantization step
- O Missing codes (static)
  - 0 Some binary codes never present in digitized output
- o Monotonic (static)
  - Non monotonic conversion can be quite unfortunate in some applications.

A given output code can correspond to several input values.







### o Effective number of bits (dynamic)

- 0 Signal to noise ratio for ideal ADC (SNR): 6n + 1.8dB
- 0 Effective bits for a given input signal: (Measured SNR -1.8dB)/6
- 0 Typical input: Full range sinus at 1/10 1/20 of the sampling frequency
  - 0 To assure that first level harmonics visible in the FFT spectrum
- Effective number of bits will depend on reference signal frequency used.
  - O Large variations on this between different implementations !

### O Clock jitter affects dynamic performance

- 0 1 ps jitter on 100Msamples/s ADC can result (depends on effective input bandwidth) in same error as basic quantization error of 11 bit ADC
- Must be carefully looked at for high resolution calorimeter applications
  - 0 Particles them selves also have jitter related to global system clock



12 bit, 40Msamples used in CMS Ecal. Designed by Chipidea, IP provider



# **Binary systems**



### O Thresholding (1bit ADC)

- 0 Binary trackers (strips or pixels)
- 0 Trackers with drift time measurement (drift tubes)
- 0 Time of flight detectors
- O Threshold put as low as possible, without excessive noise hits, as hit signals in HEP detectors have quite large amplitude variation (compromise between hit detection efficiency and noise rates)

### o Only small pedestal variations allowed

- No dynamic range (head room) for pedestal and baseline variations
- 0 Requires careful analog shaping and baseline restoring
- 0 Good immunity to external interferences.
- 0 Time walk
  - Threshold crossing time depends on amplitude of signal (next slide)
- o Pulse width
  - 0 Dead time limits effective hit rate that can be supported
- 0 S curve noise extraction
  - O For a large set of thresholds measure fraction of samples at 1
  - Width of transition window is a measure of noise levels. Noise histogram can be directly derived from this.





### **Time measurements**



### • Time measurements are important in many HEP applications

- 0 Identification of bunch crossing (LHC: 25ns)
- Distinguishing among individual collisions (events) in continuous beam like experiments (or very TH<sub>2</sub> short bunch interval like CLIC: ~250ps)
- 0 Drift time
  - Position in drift tubes ( binary detectors with limited time resolution: ~1ns)
  - Time projection chamber (both good time and amplitude)
  - 0 Time Of Flight (TOF) detectors (very high time resolution: 10-100ps)

### o Time walk: Time dependency on amplitude

- 0 Low threshold (noise and pedestal limited)
- o Constant fraction discrimination
  - Works quite well but needs good analog delays (cable delay)Vi which is not easy to integrate on chip.
- O Amplitude compensation (done in DAQ CPU's)
  - 0 Separate measurement of amplitude (expensive)
  - o Time measurements with two thresholds: 2 TDC channels
  - Time over threshold (TOT): 1 TDC channel measuring both leading edge and pulse width
- Time Over Threshold (TOT) can even be used as a poor mans ADC
  - o E.g. ATLAS Pixel





Constant fraction discriminator



 $T=T_r - f(TOT)$ 

#### slide 41



## Time to digital conversion



### O Charge integration (start - stop)

- o Limited dynamic range
- o High resolution: ~1-100 ps
- O Sensitive analog circuit needing ADC for final conversion.
- O Sensitive to temperature, etc. so often needs insystem calibration
- Can be combined with time counter for large dynamic range

### o Counter

- 0 Large dynamic range
- Good and cheap time references available as crystal oscillators
- O Synchronous to system clock so good for time tagging
- o Limited resolution: ~1ns

### o Counter plus delay locked delay elements

- O Delay elements time locked to master counter clock
- o Resolution: 25 100ps









#### • Use of delay difference between delay elements in start and stop delay chains

- Very good resolution can be obtained but in practice limited by matching of elements and time jitter in the long delay chains
- Very long delay chains needed for each channel
- o Limited dynamic range
- O Delay element not locked to a time reference (CMOS has large variations with process, temperature and supply voltage)
- O Array of delay locked loops
  - O One common time reference for multiple channels
  - 0 Locked to a time reference
- O 2.nd interpolation delay chain in Channel
  - Allows a flexible architecture where channel count per chip depends on time resolution needed.









# **TDC example: HPTDC**







### **Pixel detectors**



- Very tight coupling between electronics and detector.
  - Detector electronics connection critical (bump bonding)
- Very limited area available for channel electronics
  - Pre-amp, shaper, discriminator, (buffer)
  - 0 Use of modern high density IC technologies
  - O Different basic electronics architectures to fit within limited area
- Significant sharing of deposited charge between neighbor cells in detector.
- O Low detector capacitance (but significant capacitance to neighbors)
- O Used for tracking in the highest particle rate parts of the detectors (close to interaction point) so detector and electronics must stand very high radiation levels (100Mrad).









### **Pixels**



### **o** Separate detector with bump bonding

- o Bump bonding pitch and yield critical
- Not compatible with standard bump bonding used to connect chips to IC packages.

### • Same silicon substrate as electronics (dream/nightmare ?)

- Use of silicon substrate below electronics as detector: Monolithic Active Pixel Sensor (MAPS)
- No dead spots allowed in HEP (not like a CMOS camera sensor that can allocate part for electronics and other part for photon detector within pixel !.
- Silicon substrate used for electronics chips in most cases far from ideal as silicon detector
- Connection to the detector in the substrate and get sufficient charge collection (and speed) efficiency







## **Silicon strips**



- Front-end chips with ~128 channels wire bonded to silicon strip detectors via pitch adaptors.
  - Wire bonding close to reach its limits with the use of ~4 layers of bond wires
- O Typical front-end hybrid with single silicon strip detector and 4-8 chips. Basic building block to make whole detector
  - End caps though have many different configurations for "optimal" coverage
- O Binary, Digital or Analog architecture that's the question
  - Readout of amplitude information allows strip interpolation and common mode correction
  - 0 4(1) 8 bits resolution sufficient
- 0 SNR 10 30 as strips have relatively high capacitance ~10pf and signal ~20ke.







Fig. 1. APVD block diagram.









### BEETLE



# O Front-end chip of LHCb Vertex, trigger tracker, silicon tracker and pileup detectors.

- o 128 channels
- 0 Low noise preamp
- 0 Shaper with programmable shaping time
- Analog memory for LO latency and LO derandomizer,
- Analog readout at 1 MHz event rate over four analog differential links.
- 0 Discriminators for pileup (or of 4 ch.)
- 0 Radiation hard 0.25 um CMOS.
- Triple redundant logic (SEU)

#### 0 Performance

- o Fully functional up to 100MHz
- Excellent noise characteristics
   ~540 e<sup>-</sup> + 50e<sup>-</sup>/pf
- O Temperature, voltage, and trigger tests performed
- 0 Extensive detector tests made
- 0 Radiation hard to above 10Mrad















## **Drift tubes**



- O Used for tracking where hit rates are limited (but can be several MHz)
- Limited integration of electronics needed as channel density given by size of tubes (0.5 - 5 cm)
- 0 ASDBLR and TDC with data buffering
- O As drift tubes can be relatively long (several meters) the preamplifier must terminate the signal propagation with the characteristic impedance of the "coax" tube.
  - o Otherwise multiple reflections will occur
  - O Far end of tube should also be terminated but resistive termination will give some noise increase (signal reflections can though be a worse problem)
- O Ion tail to be removed in dedicated filtering
- O Signal consists of multiple clusters from primary ionizations
- Maximum drift time can be longer that maximum spacing between triggers
  - Requires special logic to allow detected hits to be assigned to multiple events for readout





### **Calorimeters**



- 0 Large dynamic range 12 16 bit
- Two common schemes to obtain required resolution and dynamic range
  - Multi gain architectures with ~3 signal paths. E.g. relative gains of 1, 4, 32. Use of single or multiple ADC's per channel
  - 0 Non linear ADC with 10-12 bit resolution but covering 16 bit dynamic range
    - Has been tried on multiple occasions but turns out to be difficult to make in practice (calibration, assure constant nonlinear shape, etc.)
- Analog shaping typically done such that multiple samples per pulse are available
  - 0 Lower bandwidth -> Lower noise in analog front-end
  - 0 Digital filtering can remove pileup signals
  - O Decreased quantization noise when multiple samples with real signal content are available
  - 0 4 8 samples per event including pre-samples to measure well baseline levels or pileup from previous signals.
- Zero-suppression with simple thresholding normally not applicable as this will give reduced energy resolution (halo of small signals around cell with major signal).
  - o Zero-suppression with neighbor information
  - 0 Data compression instead of zero-suppression
- Limited integration needed as Calorimeter cells normally several centimeters wide
  - Exception for new class of tracking calorimeters under development for ILC, CLIC, etc.









slide 50



# **Connection to detector**



- Discrete (Detector itself may be made from PCB)
   Calorimeters, drift tubes, wire chambers, etc.
- Wire bond (silicon strips)
  - 0 Use of multi level wire bonding have reached its limits
- O Bump bonding (pixels)
  - O Pixel chip and pixel detector bump bonded to each other
  - Fine pitch bump bonding not really yet standard industrial process so yield problems and delays are often encountered

### o MAPS

- 0 Use electronics chip substrate as detector
- O Substrate may not be perfect for detector purposes. (leakage, charge collection, etc.)
- O Biasing and connection to detector part not obvious

### 0 3D: Our dream for the future

- O Multi level electronics and dedicated detector substrate in a chip stack
- 0 In R&D phase in several labs and companies
- O Will it offer sufficient yield and low cost for it to become available to us and others (consumer applications will determine its future or it may stay too expensive for us)
- Electronics is getting more and more integrated with detector itself (may even be on same silicon substrate)









# **Readout architectures**



- O After basic analog amplification and shaping the architecture of the remaining front-end readout systems depends on many factors
  - o Number of channels and channel density
  - o Collision rate and channel occupancies
  - 0 Triggering: levels, latencies, rates
  - 0 Available technology and cost
  - O What you do in custom made electronics and what you do in CPU farm based DAQ system
  - 0 Radiation levels
  - o Power consumption and related cooling
  - o Location of digitization
  - 0 Given detector technology
- All sub-detectors in an experiment MUST comply to one common basic architecture and some key parameters
  - There are lots of different good ideas of what is the best architecture and what suits my "private" sub-detector best.
  - O Simplicity for large complicated systems for sure makes the difference between a good working experiment and a nightmare
  - O A globally defined architecture can be implemented in many different ways



# Single integrator



- O Simple (only one sample per channel)
- O Slow rate (and high precision) experiments
- o Long dead time
- o Nuclear physics
- O Not appropriate for HEP



- 1. Reset charge integrator
- 2. Collect charge from event
- 3. Convert with ADC
- 4. Send data to DAQ





## **Double buffered**



- O Use a second integrator while the first is readout and reset
- o Decreases dead time significantly
- o Still for low rates





# **Multiple event buffers**



- O Good for experiments with short spills and large spacing between spills.
- o Fill up event buffers during spill (high rate).
- O Readout between spills (low rate).
- o ADC can possibly be shared across channels
- o Buffering can also be done digital





# **Constantly sampled**



- O Needed for high rate experiments with signal pileup
- O Shapers and not switched integrators
- O Allows digital signal processing in its traditional form (constantly sampled data stream)
- Output rate may be far to high for what following
   DAQ system can handle



• With local zero-suppression (DSP) this may be an option for future high rate experiments



# Triggered





- O Separate trigger system quickly determines events of interest and informs front-end about this
- O Trigger processing requires some data transmission and processing time to make decision so front-ends must buffer data during this latency
- O For constant high rate experiments a "pipeline" buffer is needed in all front-end detector channels: analog or digital
  - 1. Real clocked pipeline (high power, large area, bad for analog)
  - 2. Circular buffer

Shaping

- 3. Time tagged (zero suppressed latency buffer based on time information)
- O Specific complications for detectors where more data samples must be extracted than minimum spacing between triggers (drift tubes).

Trigger



# **Trigger rate control**



- Trigger rate determined by physics parameters used in trigger system: 1 kHz - 1MHz
  - O The lower rate after the trigger allows sharing resources across channels (e.g. ADC and readout links)
- Triggers will be of random nature so a burst of triggers can occur within a short time window so some kind of rate control/spacing is needed
  - 0 Minimum spacing between trigger accepts
  - O Maximum number of triggers within a give time window
- O Derandomizer buffers needed in front-ends to handle this
  - Size and readout speed of this determines effective trigger rate
  - A centralized control mechanism needed to prevent any derandomizer to overflow as the system may otherwise get desynchronized.

Rule example (LHCb) : 1MHz Depth: 16 events Max readout time: 900ns









# **Multilevel triggering**



### 0 First level triggering.

- Hardwired trigger system to make trigger decision with short latency.
- O Constant latency buffers in the front-ends

### **o** Second level triggering in DAQ interface

- Processor based (standard CPU's or dedicated custom/DSP/FPGA processing)
- FIFO buffers with each event getting accept/reject in sequential order
- O Circular buffer using event ID to extracted accepted events
  - 0 Non accepted events stays and gets overwritten by new events
- High level triggering in the DAQ systems made with farms of CPU's: hundreds thousands. (separate lectures on this)







# Local zero-suppression



- Why spend bandwidth sending data that is zero for the majority of the time ?
- O Perform zero-suppression on detector and only send data with real content
  - O We do not want to loose information of interest so this must be done with great care taking into account pedestals, baseline variations, common mode, noise, etc.
  - o Use of digital signal processing
  - 0 Not worth it for occupancies above ~10%
- O Alternative: data compression
  - 0 Huffman encoding and alike
- O Gives some system problems that makes it non trivial
  - O Data rates fluctuates all the time and we have to fit this into links with a given bandwidth
  - 0 Not any more event synchronous
  - Complicated buffer handling (overflows)
  - O Before an experiment is built and running it is very difficult to give reliable estimates of data rates needed (background, new physics, etc.)



| Channel ID  |
|-------------|
| Time tag    |
| Measurement |
|             |
| Channel ID  |
| Time tag    |
| Measurement |
| Channel ID  |
| Time tag    |
| Measurement |
|             |
|             |
|             |
| Channel ID  |
| Time tag    |
| Measurement |



# Synchronous readout



- All channels are doing the same "thing" at the same time
- Synchronous to a global clock (bunch crossing clock)
- Data bandwidth is "constant" (depends on trigger rate only)
- O Data from all channels readout which allows DAQ system to perform common mode compensation and alike
- O Buffers (de-randomizers) in the front-ends runs synchronous and can be prevented to overflow with a single central control
- o Lots of bandwidth wasted for zero's
  - 0 Price of links determine if one can afford this
- **o** No problems if occupancy of detectors higher than expected
  - O But there are other problems related to this: spill over, saturation of detector, etc.





# **Asynchronous readout**



- Only readout of non zero data 0
- Lower average bandwidth needed for readout links 0
  - Especially interesting for low occupancy detectors
- Each channel "lives a life of its own" with unpredictable buffer occupancies 0
- It is unknown if collected event actually contains all hits (unless running at very low 0 trigger rate)
  - Or having a complicated scheme to keep track of what has been lost when a local data buffer has overflowed.
  - Detectors themselves do not have 100% detection efficiency either. 0
- Requires sufficiently large local buffers to assure that data is not lost too often 0
  - Channel occupancies can be quite non uniform across a detector with same front-end electronics Efficient for detectors with low occupancies
- (may still use a global synchronous clock but is not synchronous at the event level) 0
- DAQ systems runs with zero-suppressed data but has very large buffers, lower rates 0 and much more intelligence to handle this
- Async. readout of detectors in LHC: ATLAS and CMS muon drift tube detectors, ATLAS and CMS pixel detectors, ATLAS SCT, several ALICE detectors as relatively low trigger 0 rate (few kHz).





# **Analog buffers**



- O Extensively used when ADC not available with sufficient speed and resolution or consuming too much power
- Large array of storage capacitors with read and write switches (controlled digitally)
- O For good homogeneity of memory
  - 0 Voltage mode
  - Charge mode with Charge integrator for reading
- o Examples:
  - o Industrial: Sampling oscilloscopes
  - 0 HEP: CMS tracker, ATLAS calorimeter, LHCb trackers, etc.



Fig. 9 Pedestals for each memory cell in the analog memory. All 32 channels plotted for each of the 192 columns. This plot is of a packaged PACE3 device. 1 ADC count = 0.435mV.





# **Connections to detector**



### • Timing Trigger Control (TTC) of front-end

- O Synchronize all detector channels to particle collisions and between channels to correlate hits from same event (not mixing events)
- Trigger decisions to all pipeline buffers.
- Speed and time precision determined by accelerator and specific requirements of detector (e.g. high resolution calorimeters)
- Control and monitoring: ECS=Experiment Control System or DCS= Detector Control System, Slow control
  - 0 Read and write control and monitoring front-end registers
- o Readout
  - **o** Sending collected information from detector to DAQ interface
- 0 Trigger
  - Sending high speed low latency information to trigger system (similar to readout links)
- **o** Power
  - 0 Obviously a very different connection type (see later)
- O On-detector side may have significant radiation levels that prevent existing commercial solutions to be used (LHC).





# **Timing & sync control**



- o Sampling clock with low jitter
- 0 Synch reset
- O Synchronization with machine bunch structure
- o Calibration
- o Trigger (with event type)
- Time align all the different sub-detectors and channels
  - o Programmable delays
- o Fan-out unidirectional
  - O Global fan-out to whole experiment or
  - 0 Sub-detector fan-out
- O Must be reliable as system otherwise may get desynchronized which may take quite some time to correct







# **Control and monitoring**



- O Access to setup registers (must have read-back)
- O Access to local monitoring functions
  - O Temperatures, power supply levels, errors, etc.
- Bidirectional with addressing capability (module, chip, register)
- O Speed not critical and does not need to be synchronous
  O Low speed serial bus: I<sup>2</sup>C, JTAG, SPI
- O Must be reasonably reliable (read-back to check correct download and re-write when needed)





Example: ELMB



### Readout



### O Large amount of data to bring out of detector

- O Large quantity: ~100k in large experiment
- O High speed: Gbits/s
- o Point to point unidirectional
- 0 Transmitter side has specific constraints
  - o Radiation
  - o Magnetic fields
  - o Power/cooling
  - o Minimum size and mass
  - O Must collect data from one or several front-end chips

O Receiver side can be commercially available module/components (use of standard link protocols when ever possible)

# Separate or shared links



O There has been a tendency to keep the 3 (4) link types separate

#### 0 Minimize interference

- E.g. do not interrupt readout data flow when reading some monitoring information
- 0 Requirements for the three quite different
- If the TTC or DAQ link does not work then one can at Global TTCleast diagnose problem via control and monitoring bus (but this part of the detector does still not work)
- 0 Three different cultures
  - 0 Timing: hardware guys
  - 0 Readout: DAQ guys
  - 0 Control and monitoring: Slow control guys.

### 0 Merged/shared

- O Modern optical links have so large bandwidth that a simple non interfering bandwidth sharing scheme can be used
- Bus structures on its way out of computing (switched)
- Each link only connects to small part of detector so failing link only implies loss of small detector part
- Minimizes the number of interfaces to develop on front-end side and in counting house side

#### Separate detector links









# **Optical links**



- O High speeds
- O Covers relatively easy distances needed for experiments: ~100m
- o Galvanic isolation and no EMC/coupling problems
- 0 High density cabling
- O High density transmitters and receivers (e.g. 12 channels in snap12 module)
- 0 Radiation effects on fibre, Laser and PIN
  - 0 Appropriate components have been identified (e.g. VCSELS)
- O Critical packaging (optical alignment) and fragile







# **Digital optical links**



- 0 High speed: 1Ghz 10GHz 40GHz
- Extensively used in telecommunications (expensive) and in computing ("cheap")
- o Encoding
  - **o** Inclusion of clock for receiver PLL's
  - o DC balanced
  - **0** Special synchronization characters
  - o Error detection and or correction
- Reliability and error rates strongly depending on received optical power and timing jitter
- Multiple (16) serializers and deserializers directly available in modern high end FPGA's.







# **Analog optical links**

- O Lasers above DC biasing point behaves relatively nice and linear
  - o Use for analog link
- Used in large quantity for CMS silicon tracker with analog readout
  - o 50 k links
  - o ~8 bits dynamic range x 40 Msamples/s = 320 Mbits/s
- Not mainstream technology so the design and use of such a link is non trivial (in house development)
  - O Prevents the need for radiation hard ADC's in the front-end electronics (Low power ADC's with small area and low power are today available)









## **DAQ interfaces**



#### o Front-end data reception

- 0 Receive optical links from multiple front-ends: 24 96
- o Located outside radiation

#### o Event checking

- 0 Verify that data received is correct
- Verify correct synchronization of front-ends
- Extended digital signal processing to extract information of interest and minimize data volume
- o Event merging/building
  - Build consistent data structures from the individual data sources so it can be efficiently sent to DAQ CPU farm and processed efficiently without wasting time reformatting data on CPU.
  - 0 Requires significant data buffering
- 0 High level of programmability needed

### • Send data to CPU farm at a rate that can be correctly handled by farm

- 0 1 Gbits/s Ethernet (next is 10Gbits/s)
- 0 In house link with PCI interface: S-link

#### Requires a lot of fast digital processing and data buffering: FPGA's, DSP's, embedded CPU

#### Use of ASIC's not justified

Complicated modules that are only half made when the hardware is there: FPGA firmware (from HDL), DSP code, on-board CPU software, etc.






## **Calibration and test**



O Front-end systems needs extended set of testing and calibration features to allow insitu verification of modules and all the interconnections

- O Calibration pulse injection
- o Test pattern generators
- O Read/write access to embedded buffers c
- O Amplitude calibration
- 0 Time alignment
- O Local monitoring

o Etc.





# Reliability



- Front-end electronics are in many cases enclosed in locations where it is very difficult to replace or repair it.
- 0 Harsh environment (radiation , magnetic fields, cooling, etc.)

#### 0 Huge systems (so there will always be something not working)

- O Detector layout has in most cases been made such that a failing module in a detection layer does not significantly deteriorate physics performance
- 0 Calorimeter is only single layer !
- 0 Electronics will not work for ever
- 0 Most failures occur in the beginning of its lifetime (infant mortalities)
- 0 Infant mortalities can be sorted out by burn-in
  - 0 Run electronics at increased temperature (or even better with temperature cycling) for 24hours or more
- All electronics located within detector with difficult access must pass serious reliability qualification.
- 0 In some cases special redundancy must be implemented

Failure rate





Example of BGA failure

slide 74



### **Radiation effects**



- O In modern experiments large amounts of electronics are located inside the detector where there may be a high level of radiation
  - 0 This is the case for 3 of the 4 LHC experiments (10 years running)
    - o Pixel detectors: 10 -100 Mrad
    - o Trackers: ~10Mrad
    - 0 Calorimeters: 0.1 1Mrad
    - 0 Muon detectors: ~10krad
    - o Cavern: 1 10krad
- O Normal commercial electronics will not survive within this environment
  - O One of the reasons why all the on-detector electronics in the LHC experiment are custom made
- Special technologies and dedicated design approaches are needed to make electronics last in this unfriendly environment
- Radiation effects on electronics can be divided into three major effects
  - 0 Total dose
  - o Displacement damage
  - 0 Single event upsets



### **Total dose**



- O Generated charges from traversing particles gets trapped within the insulators of the active devices and changes their behavior
- For CMOS devices this happens in the thin gate oxide layer which have a major impact on the function of the MOS transistor
  - o Threshold shifts
  - 0 Leakage current
- In deep submicron technologies

   (<0.25um) the trapped charges are removed by tunneling currents through the very thin gate oxide</li>
  - 0 Only limited threshold shifts
- The leakage currents caused by end effects of the linear transistor (NMOS) can be cured by using enclosed transistors
  - For CMOS technologies below the 130nm generation the use of enclosed NMOS devices does not seem necessary. But other effects may show up
- O No major effect on high speed bipolar technologies











# **Displacement damage**



- O Traversing hadrons provokes displacements of atoms in the silicon lattice.
- O Bipolar devices relies extensively on effects in the silicon lattice.
  - o Traps (band gap energy levels)
  - **0** Increased carrier recombination in base
- O Results in decreased gain of bipolar devices with a dependency on the dose rate.
- O No significant effect on MOS devices
- O Also seriously affects Lasers and PIN diodes used for optical links.







# Single event latch-up



- Deposited charge from traversing particles provokes a power supply short circuit via an intrinsic parasitic device in CMOS technologies
  - o Equal to SMOKE
- Traversing hadrons can only deposit sufficient charge if they make nuclear interaction with silicon
  - Heavily ionizing particles can generate the SEL directly (ions from an accelerator)
- The latchup circuit can by the IC technology be made such that it does not trigger (epi).
- For modern technologies, with low power supply voltage, the latch-up can in general not be generated





# Single event upsets



- O Deposition of sufficient charge can make a memory cell or a flip-flop change value
- O As for SEL, sufficient charge can only be deposited via a nuclear interaction for traversing hadrons
- The sensitivity to this is expressed as an efficient cross section for this to occur
- This problem can be resolved at the circuit level or at the logic level
- O Make memory element so large and slow that deposited charge not enough to flip bit
- 0 Triple redundant (for registers)
- 0 Hamming coding (for memories)
  - O Single error correction, Double error detection
  - O Example Hamming codes: 5 bit additional for 8 bit data
    - 0 ham[0] = d[1] \$ d[2] \$ d[3] \$ d[4]; ham[1] = d[1] \$ d[5] \$ d[6] \$ d[7]; ham[2] = d[2] \$ d[3] \$ d[5] \$ d[6] \$ d[8]; ham[3] = d[2] \$ d[4] \$ d[5] \$ d[7] \$ d[8]; ham[4] = d[1] \$ d[3] \$ d[4] \$ d[6] \$ d[7] \$ d[8]; \$ = XOR
  - O Overhead decreasing for larger words 32bits only needs 7hamming bits







# **Use of COTS in radiation**



- The use of Commercial Of The Shelf (COTS) components in a radiation environment is a particular tricky point
- Extensive radiation tests required to characterize sensitivity to total dose, displacement damage, SEL, SEU
  - o This is a significant amount of work
- It is difficult to get a guarantee that purchased components come from the same fab. with exactly the same technology as those circuits that have been radiation tested
  - o Multiple fabs with slightly different details
  - o Continuous fab and technology improvements
  - o External 2<sup>nd</sup>. sourcing
- The fact that one chip from a family of chips have had no radiation problems is no guaranteed that the others will not
- O Special radiation (space, military) qualified components are very expensive.



#### **Use of FPGA's in radiation**



- For digital functions we would often like to use FPGA's in radiation environments.
  - 0 Impressive performance that continuously improve
  - **o** Reprogram functions as needed
- O Modern FPGA's (in 130nm and below) can stand significant total dose and normally does not have SEL problems

#### o Main problem is SEU

- Ahhhh but I have now just learned to solve this with triple redundancy (TR). Yes but this does unfortunately not work for the most common FPGA's based on SRAM configuration.
  - o SEU in my registers can be resolved with TR
  - A SEU in the configuration SRAMS may change my logic or even make short circuits. I as a FPGA user can NOT change this
  - Can be used in non "mission" critical parts where it can be accepted to reprogram FPGA's when they have been seen to malfunction (if not too often)
- O Antifuse FPGA's can effectively use TR (but my FPGA can not be reprogrammed)
- FLASH memories have been seen to be quite resistant to radiation effects so FLASH based FPGA's are also an alternative



### Powering

- O Delivering power to the front-end electronics highly embedded in the detectors has been seen to be a major challenge (underestimated).
- O The related cooling and power cabling infrastructure is a serious problem of the inner trackers as any additional material seriously degrades the physics performance of the whole experiment.
- O A large majority of the material in these detectors in LHC relates to the electronics, cooling and power and not to the silicon detector them selves (which was the initial belief)
- O How to improve
  - 1. Lower power consumption
  - 2. Improve power distribution











# The problem as is

#### • Total power: ~500kw (to be supplied and cooled)

- 0 Trackers: ~ 60 kW
- o Calorimeters: ~ 300 kW
- o Muon: ~ 200 kW
- Must for large scale detectors be delivered over 50m -100m distance

#### o Direct supply of LV power from ~50m away

- O Big fat copper cables needed
  - 0 Use aluminum cables for last 5-10m to reduce material budget
- O Power supply quality at end will not be good with varying power consumption (just simple resistive losses)
  - 0 If power consumption constant then this could be OK
- 0 Use remote sense to compensate
  - 0 This will have limited reaction speed
  - 0 May even become unstable for certain load configurations
- Power loss in cables will be significant for the voltages (2.5v) and currents needed: ~50% loss in cables (that needs to be cooled)

#### o Use of local linear regulators

- O Improves power quality at end load.
- Adds additional power loss: 1 2 v head room needed for regulator
- Increases power losses and total efficiency now only: ~25% (more cooling needed)







slide 83



# **Use of DC-DC converters**



- For high power consumers (e.g. calorimeter) the use of local DC-DC converters are inevitable.
- O These must work in radiation and high magnetic fields
  - This is not exactly what switched mode DC-DC converters like
  - 0 Magnetic coils and transformers saturated
  - Power devices do not at all like radiation:
    SEU > single event burnout -> smoke -> disaster
- DC-DC converters for moderate radiation and moderate magnetic fields have been developed and used
  - Some worries about the actual reliability of these for long term









# **Future power problems**



- For future front-end electronics based on new deep sub-micro technologies the power per function is clearly decreasing
  - 0 Not always the case for the analog part
  - **o** We will put in more channels and more functions
  - O Uses lower power supply voltage (e.g. 1.2 v instead of 2.5v)
- O If we in the end need the same power the required current will become ~2 times larger which implies that our cable losses will get ~2 times worse.
- o So thicker cables and more cooling needed: DOES NOT LOOK LIKE A GOOD IDEA



# What is the solution ?





- o Consume less power (but not so easy)
- O Use of local DC-DC converters at the loads
  - 0 Radiation, magnetic fields
  - o Switched capacitor converters
    - 0 Unconventional, limited voltage ratio
  - O Use of air core inductor convertero Efficiency ?, EMC noise ?
  - O Use of ceramic transformers ?
    o Not a well known and mature technology

#### o Serial powering

o Grounding, failure modes ?, noise coupling ?







#### Low power



- O Very low power designs are key for future tracker detectors
  o Willing to sacrifice other performance figures: resolution, etc.
- The largest part of the power is normally burned in the preamplifier where large transistors with a significant biasing current is used to get the lowest noise.
- What gives the least material tracker: ?
  - Thin silicon where the pre-amplifiers must be very low noise and therefore consumes quite some power
  - o Thick silicon with lower power pre-amplifier
- **o** Use of SiGe bipolar technology (very fast but expensive)
- Use of pulsed power in experiments with a spill structure (not LHC but ILC and CLIC)
  - All the analog biasing circuits must then be quick to stabilize
  - O Large current variations in cables, connectors and bond wires that will then tend to move/oscillate when in a strong magnetic field and may then break (this problem has been seen in the past)
  - o Thermal effects as not running with constant power.



## **IC technologies**



- The fast development of IC technologies is what has enabled current detectors with their electronics to be built
- O It has been our luck that the 0.25um CMOS technology can be used in very high radiation environments (with appropriate special design techniques).
  - The following 0.18um and 0.13um is even better
  - O Next generation technologies could be different as they use other gate and wire insulators.
- O Next generation technologies are much more complicated and very expensive (~1M\$ for masks) so we may have to rethink how our community makes chips for HEP.
- O The close integration of integrated circuits and detectors are critical: Combined electronics and detectors and 3D packaging will pose new challenges.











#### **Specific examples**



# **ALICE pixel**



- o 10M channels, 1200 pixel chips
- o 120 detector modules
- o Readout time: 256  $\mu s$
- o Radiation: 250 krad
- 0 Material: 1% X<sub>0</sub> per layer
- o Power: 1kW















# **ATLAS tracker**



#### o Strips: 6M

- o Binary system
- 0 128 channels per chip
- o pipeline
- o Threshold adjust per channels

#### o Pixels:80M

- 0 Storage of time stamps
- o TOT amplitude measurement







**Pixel Detectors** 



### **ATLAS silicon strip**







# **ATLAS pixel**











## **CMS tracker**



- o 10M channels
- Relatively slow analog shaping: 50ns
- o Analog pipeline
- Switched capacitor deconvolution after trigger acceptance
- O Analog optical links
- 0 Digitization at link receiver

















### **CMS** pixel





**Electronics for HEP** 

slide 97



## LHCb vertex



- o 172k Channels
- O Strips in R and φ projection (~10um vertex resolution)
- o Located 1cm from beam
- Analog readout (via twisted pair cables over 60m)











#### **LHCb Silicon tracker**



- o 300k channels
- Silicon ladders of 2 4 silicon detectors chained to one electronics channel (relatively high capacitance)
- o 600 Hybrids with 3 / 4 Beetle.
- Digitization on detector and digital optical links









# Alice TPC



- Time projection chamber (long readout time)
- O Main tracking/PID detector in ALICE
- 0 Very high track density
- 0 558k pad channels
- Continuously sampled signal with on-detector DSP and zero-suppression













# **ATLAS Ecal**



- o 200k Channels
- 0 3 gain sub-channels
- o Analog buffers
- o 12 bit ADC







**Electronics for HEP** 

slide 102













#### **CMS muon**





**Electronics for HEP** 

slide 104











**Electronics for HEP** 

slide 105



## **ATLAS MDT**



- o 370k Channels
- 0 3 m long drift tubes
- O Covers 5500m<sup>2</sup>
- o 500ns drift time









**Electronics for HEP** 

slide 107



#### LHCb RICH



- Two RICH detectors for particle identification
- Based on 500 Hybrid Photon Detectors
- Each HPD vacuum tube contains a binary silicon pixel detector (1024 pixels)
  - O Common development with ALICE
  - Does not have a LO pipeline but a 16 hit buffer with time tags
- Local front-end card based on antifuse FPGA.
- 0 Optical links to dedicated DAQ
















slide 110



## **Future**



- The electronics of future detectors will be tightly integrated with the detectors themselves
  - o MAPS
  - o 3D packaging
  - 0 High density hybrids and bump bonding
  - 0 New and other ideas (SiPM, , , )
- O Radiation hardness of the electronics will remain a critical issue for hadron machines (but not so much for linear colliders)
- Power is a critical issue for detectors with all this electronics
  - Can become one of the major design criteria to keep the material of trackers at an acceptable level
- Increasing use of digital processing on detector (if power allows)
- O High speed optical links will be needed in large quantity to get data out of the detector
- DAQ interfaces will benefit from the fast improvements in commercial electronics (e.g. FPGA's)





slide 111



## That's the end





© 2003 United Feature Syndicate, Inc.