

#### Beam Loss Monitors operating at Cryogenic Temperature with FPGA- Based TDC Signal Processing

Arden Warner and Jin-Yuan Wu June 10<sup>th</sup>, 2011

# Introduction

- > Loss monitor design and characteristics
- Recycling Integrator Signal Processing
- FPGA-TDC test with Loss monitor
- Loss monitor test (cryogenic/room temperature)
- Cryomodule Interface

### Cryogenic Beam Loss Monitors (Ionization chamber)

Monitors and recycling integrator electronics fabricated and calibrated by Bridgeport Instruments, LLC.

#### **Highlights**

- > operation in air and high vacuum
- >Operates from 5K to 350K
- > Stainless steel vessel, 120cm<sup>3</sup>, filled with He-gas
- >He-gas filling at 1.0- 1.5 bar pressure
- Sensitivity: 1.9 pA/(Rad/hr)
- >Readout via current-to-frequency converter (1.9 Hz/(Rad/hr) and FPGA-TDC
- >Pulses can be sent through long cables

#### <u>Features</u>

>Custom-built prototype detector for operation as a beam loss monitor at cryogenic temperatures

>Helium filled ionization chamber with signal current proportional to dose rate

>All material radiation hard and suitable for operation at 5K

>Current is measured with a recycling integrator I-F converter for low current and a wide dynamic range. A Fermilab designed FPGA based TDC measures time intervals between pulses output from the recycling integrator ensures a fast response along with current measurement resolution better than 10-bits.

#### Cryogenic Beam Loss Monitors Specifications

| Parameter             | Symbol   | Min   | Typ.                | Max     | Comment                           |
|-----------------------|----------|-------|---------------------|---------|-----------------------------------|
| Mechanical            |          |       |                     |         |                                   |
| He-volume             | V        |       | 120 cm <sup>3</sup> |         | 2 83                              |
| Fill pressure         | р        |       | 1.0 bar             |         | absolute                          |
| Diameter              |          |       | 2.73 inch           |         | without shroud                    |
| Length                |          |       | 11.2 inch           |         | without shroud                    |
| Detector Operation    |          |       |                     |         |                                   |
| HV                    |          |       | -95 V               | -120 V  | on chamber<br>body                |
| Sensitivity           |          |       | 1.9 pA / (Rad/hr)   |         | calculated                        |
|                       |          |       | 6.84 nC/Rad         |         | calculated                        |
| Electronic I/O        |          |       |                     |         | 21 (23                            |
| Ballast resistor      | RB       |       | 1.0 MΩ              |         | safety resistor                   |
| Supply voltage        | Vdd      | 4.5 V | 5.0 V               | 5.5 V   |                                   |
| Supply current        | Idd      |       | 105 mA              |         | N 83                              |
| Charge per pulse      | Qp       |       | 2.286 pC            |         |                                   |
| Frequency out         | f        |       | 0.831Hz / (Rad/hr)  |         | after offset of<br>100 Hz nominal |
| Offset current        | Ioff     |       | 100 pA              |         |                                   |
| Offset current drift  | dIoff/dT |       |                     | 10 pA/K | 8                                 |
| Environmental         |          |       |                     |         |                                   |
| Operating temperature | Т        | 5K    |                     | 350K    | chamber only                      |
| Magnetic field        |          |       |                     | TBD     |                                   |

### Cryogenic Ionization chamber 5k - 350K



12.15 in-12.15 in-12.15 in-12.15 in-12.15 in-1304 Stainless Steel OD=1.5" ID 1.37" 0.25" Copper Electrode Metal to Central: Seel Brand OD=1.5" ID 1.37" 0.25" Copper Electrode 133" Comfar Cap Attoched after filling 2.73 in 3.32 in Welded 2.75" Confar with, OFC Corper Seel OFC Corper Seel OFC Corper Seel

Bias voltage and electronics

> The electronics is self-contained and requires no computer to operate.

> Helium was chosen because of its properties (boiling point 5K) and the fact that it will be in a helium environment during operation anyway.



Fill port

#### Cryogenic Loss Monitor operation





The chamber housing is held at negative potential and negative charge is collected on the center electrode. The HV is -95 V and is kept well below the minimum breakdown voltage of 156V in Helium.

The electronics uses a recycling integrator as a current to frequency converter with a wide dynamic range. The charge per pulse is 1.63pC or  $238\mu$ R at 1 atm (room temp) of He.

The recycling integrator consist of a charge integrating amplifier with a 0.50 pF capacitance followed by a discriminator which senses when the capacitor is fully charged.

The FPGA generates a fixed-width (1.2 $\mu$ s) discharge pulse with an amplitude of 3.3V. It connects to the amplifier input via a 13 M $\Omega$  resistor, creating a 254 nA discharge current

# Bench top measurements



The maximum periodic pulse rate at the output is close to 700 KHz. The corresponding maximum chamber current is 1.60  $\mu$ A or 842 KR/hr. Pulses can be sent loss-free over great distances and the technique allows to measure radiation levels with dynamic range of 100,000: 1

#### Cryogenic Loss Monitor Connection and signal path



In typical digitization/readout schemes as shown in Fig., a counter is utilized to accumulate the number of pulses generated by the recycling integrator to digitize the total charge. In order to calculate current with reasonable resolution, a long period must be waited for each sample. For example, to achieve 7-bit resolution, the sampling period corresponds to 128 pulses when input current is at upper limit. This scheme provides a total dosage of the radiation over long period but is not fast enough for accelerator beam protection.



Typical digitization scheme with a counter.

In our new scheme, the same recycling integrator output is sent to an FPGA in which a time-to-digital converter (TDC) is implemented. The TDC is based on a multisampling scheme in which the input transition is sampled with four different phases of the system clock. With system clock rates of 250 MHz and four-phase sampling, a 1-ns time measurement resolution can be achieved.



digitization scheme using an FPGA based TDC.

#### TDC Implemented with FPGA

There are two popular schemes for FPGA TDC:

> Multiple sampling based scheme: LSB: 0.6 to 1 ns.

> Delay line based scheme: LSB: 40 to 100 ps.

 We are currently working on a variation of the delay line based TDC called Wave Union TDC. Colleagues with requirements of TOF level resolution (< 50 ps) are welcome to contact us.</li>



Jan. 2011, Wu Jinyuan, Fermilab jywu168@fnal.gov

### Multi-Sampling TDC FPGA



Jan. 2011, Wu Jinyuan, Fermilab jywu168@fnal.gov

## Bench-top measurements with FPGA-TDC





FPGA-TDC data generated by measuring time between pulses

Input current and out-put pulses

A Scheme using FPGA-based time-to-digital converter (TDC) to measure time intervals between pulses output from the recycling integrator is employed to ensure a fast beam loss response along with a current measurement resolution better than 10-bit.

#### Dark current measurements at Photo-injector and HTS

Test cavity

Counter/timer show 630 counts = 150 mR

Initial cold measurements were done at the horizontal test stand (HTS) shown here. A VME based counter timer board was used to count pulse in ACNET: Counter/timer showed counts corresponding to 150mR

Test are now being done using the FPGA-TDC method which is faster with better resolution

Loss due to Dark current background at AO-photo-injector. Measured to be ~ 400 nA downstream of bend magnet 40  $\mu$ s rf gate (dark current only no photo-electrons injected)

HTS installation

VME based counter/Timer board





#### Arden Warner, FNAL

#### Design improvements and modifications

Final test are underway with FNAL designed FPGA-TDC at HTS

>We have increased the pressure from 1bar to 1.5bars to establish the best operating point for the device. The calibration "S" of the monitors is almost completely determined by the volume "V" of the enclosed gas and by the type of gas:

 $S \approx V \rho$ .  $e/E_{ion}$  (" $\rho$ " is gas density and  $E_{ion}$  is mean energy deposition to create electron-ion pairs)

>We had Bridgeport Instruments modify they FPGA code in the recycling integrator electronics box so that the leading edge of the discriminator can be seen at the NIM port output. This improves would improve the resolution of the TDC measurement between pulses.

>A mechanical scheme to easily mount the loss monitor in a cryomodule near the quads and BPMs is being done as shown in the following example.

#### SCRF Research at Fermilab

SRF=Superconducting Radio Frequency

1.3 GHz 9-Cell SRF Cavity

8 Cavity SRF Cryomodule





Arden Ayube Warner 6/15/2010

# Cryogenic Loss Monitor proposed installation in CM2



#### Proposed installation in cryomodule II

