





#### **Radiation Hard DC-DC Converters Developed at CERN**

#### C.Fuentes<sup>1,3</sup>, F.Faccio<sup>1</sup>, S.Michelis<sup>1,2</sup>, G.Blanchot<sup>1,</sup> B.Allongue<sup>1</sup>

CERN, PH dept, ESE group, Geneva, Switzerland<sup>1</sup> EPFL, Lausanne, Switzerland<sup>2</sup> UTFSM, Valparaiso, Chile<sup>3</sup>

### Outline

- Motivation and project goal.
- Buck converter topology.
- ASIC developments.
- DC-DC Plug-in modules.
  - Coil development.
  - Shield development.
- System tests.
- Stability and dynamic properties.
- · & Conclusions.

### Motivation

#### **Typical power distribution in LHC trackers:**

 DC power supplies located 100 m far from detectors. (No on-detector conversion):
 -Low-voltage (2.5 - 5V) required by electronics provided directly from remote backend PS.

Back-end PS

- Large losses in the cables.
- Cooling requirements increase mass as well.
- Cables get thinner when approaching the collision point (strict material budget).



### Motivation

#### **Typical power distribution in LHC trackers:**

 DC power supplies located 100 m far from detectors. (No on-detector conversion):
 -Low-voltage (2.5 - 5V) required by electronics provided directly from remote backend PS.

Back-end PS

- Large losses in the cables.
- Cooling requirements increase mass as well.
- Cables get thinner when approaching the collision point (strict material budget).

#### sLHC upgrade:

Actual powering scheme can not use for sLHC:

- Current increased x 6, cable losses x 36.
- No room for more or thicker cables.
- & Material budget must be decreased.



# Project goal

 $V_{in} \cdot I_{in} = V_{out} \cdot I_{out}$ 



#### **Challenges:**

- Radiation tolerance.
- Magnetic field tolerance.
- Material budget and size.
- Electromagnetic noise.

### Outline

- Motivation and project goal.
- Buck converter topology.
- ASIC developments.
- DC-DC Plug-in modules.
  - Coil development.
  - Shield development.
- System tests.
- Stability and dynamic properties.
- · & Conclusions.

#### Buck Converter Topology Sw<sub>1</sub> 00 +Sw<sub>2</sub> Load $V_{in}$ Vout Basic Buck Converter

6









7



8







9









9

















IO











![](_page_19_Figure_1.jpeg)

IO

![](_page_20_Figure_1.jpeg)

![](_page_21_Figure_1.jpeg)

IO

![](_page_22_Figure_1.jpeg)

IO

![](_page_23_Figure_1.jpeg)

## Advantages and constraints

#### **Advantages**

- First we switches and low parts count.
- § Simple operation mode.
- Input current is significantly reduced.
- Output voltage is regulated close to the load.
- Conversion efficiency is high.
- Reacts fast to load current fluctuations.
- Individual control of the converter (on/off and monitoring).
- Widely used in industry, well known and established technology.

#### Constraints

- No radiation tolerant devices commercially available.
- Requires a relatively large air core inductor (L).
- Potential sources of electromagnetic noise.
- Non negligible mass.

### Outline

- Motivation and project goal.
- Buck converter topology.
- **ASIC developments.**
- DC-DC Plug-in modules.
  - Coil development.
  - Shield development.
- System tests.
- Stability and dynamic properties.
- · & Conclusions.

#### DC-DC ASIC Development Radiation tolerance qualification

**Requirements for trackers** 

TID: Displacement damage: Single Events: > 250 Mrad. >  $2.5*10^{15}$  n/cm<sup>2</sup> SEB and SEGR

#### **Technologies** qualification

Two vendors pre qualified: On Semi: IHP: On Semiconductor (AMIS) and IHP. 0.35µ LDMOS fully qualified. 0.25µ LDMOS design of high voltage transistors not yet qualified.

## ASIC prototypes

AMIS2 fully qualified, efficiency = 75% ... 80%. IHP1 qualified, efficiency > 80%

|                                                                                                                                                                               | AMIS2     | IHP1                          | IHP2                                           | AMIS3     | AMIS4                                           |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------------------------|------------------------------------------------|-----------|-------------------------------------------------|
| Full control loop                                                                                                                                                             | √         | √                             | √                                              | √         | √                                               |
| Dead times'<br>handling                                                                                                                                                       | Fixed     | Adaptive<br>(QSW)             | Adaptive<br>(QSW and CCM,<br>sharp transition) | Fixed     | Adaptive<br>(QSW and CCM,<br>smooth transition) |
| On-chip regulator(s)                                                                                                                                                          | No        | No                            | √                                              | √         | √                                               |
| Soft Start                                                                                                                                                                    | Simple RC | Simple RC with<br>comparators | Full sequence<br>with comparators              | Simple RC | State machine                                   |
| Over-I protection                                                                                                                                                             | No        | No                            | √                                              | No        | √                                               |
| Over-T protection                                                                                                                                                             | No        | No                            | No                                             | No        | √                                               |
| Under-V disable                                                                                                                                                               | No        | No                            | No                                             | No        | √                                               |
| Used in       System tests         Due by Mid       April 2011         Due by         Due by         Due by         Due by         Due by         Due by         System tests |           |                               |                                                |           |                                                 |

### AMIS2 efficiency

![](_page_28_Figure_1.jpeg)

• The package technology contributes significantly the overall efficiency.

The packaging scheme has been modified in new prototypes to improve this.

The best efficiency is obtained at 1MHz with high value of inductance (>460nH).

At 2MHz the efficiency drop is 2-3%, but it allows using a smaller inductor (220nH), helpful for limiting the total weight of the converter.

### Outline

- Motivation and project goal.
- Buck converter topology.
- ASIC developments.
- DC-DC Plug-in modules.
  - Coil development.
  - Shield development.
- System tests.
- Stability and dynamic properties.
- · & Conclusions.

# DCDC plug-in modules

#### • Three DCDC plug-in modules Available:

- One based on a radiation hard ASIC (AMIS2) developed at CERN.
- Two based on the commercial chip LT3605 from Linear Technology

#### • PCB design based on guidelines presented at TWEPP10.

(C.Fuentes et al: Study and methodology for decreasing noise emissions of DC-DC converters through PCB layout)

http://indico.cern.ch/contributionDisplay.py?sessionId=18&contribId=199&confId=83060

Electrical Properties:

 Nominal Input Voltage: 10V (stands up to 15V)
 Power rated for ABCN25 hybrids: 5A at 2.5V.

# DCDC plug-in modules

#### • Three DCDC plug-in modules Available:

- One based on a radiation hard ASIC (AMIS2) developed at CERN.
- Two based on the commercial chip LT3605 from Linear Technology

#### • PCB design based on guidelines presented at TWEPP10.

(C.Fuentes et al: Study and methodology for decreasing noise emissions of DC-DC converters through PCB layout)

http://indico.cern.ch/contributionDisplay.py?sessionId=18&contribId=199&confId=83060

Electrical Properties:

 Nominal Input Voltage: 10V (stands up to 15V)
 Power rated for ABCN25 hybrids: 5A at 2.5V.

 The output voltage can be adjusted to the experiment needs.

### a) AMIS 2

18

![](_page_32_Picture_1.jpeg)

Uses the radiation tolerant AMIS2 ASIC. Switching at 3 MHz. Vin = 10 V, Vout = 2.5V. Output Current = 2A max, tested up to 3A. Coil = 500 nH.

![](_page_32_Figure_3.jpeg)

![](_page_32_Picture_4.jpeg)

Low noise optimized layout. Thermal interface for cooling. Shielding. Efficiency between 75% and 80%.

![](_page_32_Figure_6.jpeg)

![](_page_33_Picture_0.jpeg)

Designed for ATLAS Super Module (UNIGE)

34 SM01 converters have been produced, tested and given to UNIGE collaborators. More prototypes are being manufactured and will be available for other experiments.

![](_page_33_Figure_3.jpeg)

### c) STV10 for Stavelet

#### 36 mm

![](_page_34_Picture_2.jpeg)

#### DCDC for 16 mm test on LAB

#### Designed for: Stavelet ATLAS (Liverpool)

40 STV10 converters are being produced for Liverpool collaborators

![](_page_35_Picture_0.jpeg)

#### Designed for: Stavelet ATLAS (Liverpool)

40 STV10 converters are being produced for Liverpool collaborators

![](_page_36_Picture_0.jpeg)

## Coil Development

#### • Tolerance to B field imposes air core coils

• Typical inductance values range up to 700 nH max.

#### Toroidal topology was selected in 2009

- Compact geometry.
- Radiates significantly less magnetic field than other topologies.
- Air core toroidal inductors not available commercially: custom development for mass production is required.

#### Development with Coilcraft

- 220nH/30mΩ air core toroid.
- Coil mounted on plastic stand-off to fit precisely above the ASIC.
- Prototypes delivered in 2010.

![](_page_37_Picture_11.jpeg)

![](_page_37_Picture_12.jpeg)

![](_page_37_Picture_13.jpeg)

Irradiated with protons at the cern IRRAD1 facility up to 8\*10^15 proton/cm^2

The sensitivity of FE systems to magnetic field yields to studies of how to improve B-field shield effectiveness. As well, a way to measure their effectiveness for comparison purpose must be defined.

![](_page_38_Figure_3.jpeg)

The sensitivity of FE systems to magnetic field yields to studies of how to improve B-field shield effectiveness. As well, a way to measure their effectiveness for comparison purpose must be defined.

![](_page_39_Figure_3.jpeg)

The sensitivity of FE systems to magnetic field yields to studies of how to improve B-field shield effectiveness. As well, a way to measure their effectiveness for comparison purpose must be defined.

![](_page_40_Figure_3.jpeg)

The sensitivity of FE systems to magnetic field yields to studies of how to improve B-field shield effectiveness. As well, a way to measure their effectiveness for comparison purpose must be defined.

![](_page_41_Figure_2.jpeg)

![](_page_41_Figure_4.jpeg)

The sensitivity of FE systems to magnetic field yields to studies of how to improve B-field shield effectiveness. As well, a way to measure their effectiveness for comparison purpose must be defined.

![](_page_42_Figure_2.jpeg)

#### **Top Side View**

![](_page_42_Figure_4.jpeg)

#### Front View

Voltage Loop 2 without shield

Shielding Effectiveness =-

Voltage Loop 2 with shield

![](_page_43_Picture_1.jpeg)

 Loop 2

 Image: Coop 2

 Image:

Network Analyzer output

 $|_{V_{R_L}} \quad S_{21} = 20 \log \frac{2V_{R_L}}{E}$ 

### Simulation & validation

![](_page_44_Picture_1.jpeg)

![](_page_45_Picture_0.jpeg)

![](_page_46_Picture_0.jpeg)

### Simulation & validation

![](_page_47_Picture_1.jpeg)

![](_page_47_Figure_2.jpeg)

### SE of some shields

![](_page_48_Picture_1.jpeg)

#### Different constructions and thickness (t)

![](_page_48_Picture_3.jpeg)

Painted Shield t = ???

![](_page_48_Picture_5.jpeg)

Tape Shield  $t = 35[\mu m]$ 

![](_page_48_Picture_7.jpeg)

Coated Shield  $10 < t < 100[\mu m]$ 

### SE of some shields

![](_page_49_Figure_1.jpeg)

#### SE of some shields -40 No Shield Painted Shield Tape Shield -50 10 dB Coated Shield Painted Shiel -60 S<sub>21</sub> -70 Tape Shield -80 M Mmmm -90 Coated Shiel -100 -110└₀ 10<sup>6</sup> 10<sup>7</sup> 10<sup>8</sup> Frequency [Hz]

### Outline

- Motivation and project goal.
- Buck converter topology.
- ASIC developments.
- DC-DC Plug-in modules.
  - Coil development.
  - Shield development.
- System tests.
- Stability and dynamic properties.
- · & Conclusions.

# 1) Test with FEE Hcal CMS

![](_page_52_Picture_1.jpeg)

A front end board was powered using two SM01c dcdc converters.

The converters were modified to fit the application needs. One converter providing 5.3V and the other 3.3V.

The system noise was compared with the one obtained while powering the FE board with the nominal Linear Regulator.

Thanks to: Tullio Grassi

![](_page_53_Picture_0.jpeg)

 The same measurement was repeated for the converters upside down at 25mm from the QIE ASICs

 The use of DCDC

 converters at close proximity do not degrade the system performance.

![](_page_53_Figure_2.jpeg)

SWITCHING REGULATOR (25 mm from QIE ASIC)

| Capacitance | RMS of |
|-------------|--------|
| (pF)        | ADC    |
| *10000      |        |
| 400         | 2,7    |
| 220         | 2,2    |
| 110         | 1,6    |
| 56          | 1      |
| 22          | 0,72   |
| 10          | 0,56   |
|             |        |

\*10nF does not represent a feasible capacitance value for the photodiode

# 2)Test with Frame Module (Liverpool)

![](_page_54_Picture_1.jpeg)

A Frame Module dedicated for DCDC converters have being tested using the two available converters.

Different shield were tried, in order to undestand compatibility issues.

Thanks to: Ashley Greenall & Tony Affolder

# Shields wrapped with cu tape

![](_page_55_Picture_1.jpeg)

| Hybrid | Linear regulator<br>[ENC] | DCDC Shield<br>Tape [ENC] |
|--------|---------------------------|---------------------------|
| 62     | 570                       | 595                       |
|        | 596                       | 603                       |
| 61     | 585                       | 585                       |
|        | 591                       | 591                       |

![](_page_55_Figure_3.jpeg)

### 2)Test Frame Module with STV10 converter (@ bdg 180)

![](_page_56_Picture_1.jpeg)

| Hybrid | Linear regulator<br>[ENC] | DCDC STV10<br>[ENC] |
|--------|---------------------------|---------------------|
| 62     | 570                       | 588                 |
|        | 596                       | 605                 |
| 61     | 585                       | 589                 |
|        | 591                       | 599                 |
|        |                           |                     |

![](_page_56_Figure_3.jpeg)

# 3)Test with UNIGE Module

![](_page_57_Picture_1.jpeg)

| Column | Reference | ENC with SM01C |  |
|--------|-----------|----------------|--|
|        | ENC       | + Cu tape      |  |
| Α      | 590       | 579            |  |
| В      | 614       | 596            |  |
| С      | 607       | 600            |  |
| D      | 614       | 604            |  |

#### Thanks to: Didier Ferrere & Sergio Gonzalez-Sevilla

### Outline

- Motivation and project goal.
- Buck converter topology.
- ASIC developments.
- DC-DC Plug-in modules.
  - Coil development.
  - Shield development.
- System tests.
- Stability and dynamic properties.
- · & Conclusions.

### Stability

![](_page_59_Figure_1.jpeg)

Federico Faccio et al: DC-DC stability studies
ATLAS-CMS Power Working Group

http://indico.cern.ch/getFile.py/access? contribId=7&resId=0&materialId=slides&confId=127662

#### Stability

![](_page_60_Figure_1.jpeg)

![](_page_60_Figure_2.jpeg)

T(s) = loop gain = product of all gains around forward and feedback paths of the loop

Federico Faccio et al: DC-DC stability studies
ATLAS-CMS Power Working Group

<u>http://indico.cern.ch/getFile.py/access?</u> <u>contribId=7&resId=0&materialId=slides&confId=127662</u>

35

#### Load effect on converter's loop gain

The addition of a 'generic' load impedance  $Z_L$  to the 'nominal'  $R_L$  modifies the Loop Gain: T(s) -> T'(s)

![](_page_61_Figure_2.jpeg)

If  $Z_0/Z_L \ll 1$  then T'(s) = T(s) and the stability of the converter is NOT affected by the addition of the output impedance. This translates in the commonly used stability criteria:

 $T'(s) = \frac{T(s)}{(1+T(s))Z_0/Z_L + 1}$ 

NB: if the criteria is not satisfied, T(s) is modified but the converter could still be stable

#### Input effect on converter's loop gain

• So far the input voltage was provided by an ideal source

![](_page_62_Figure_2.jpeg)

Anything making the source non-ideal (R,L,C) can be seen as an input filter
 As before, there is a condition involving the impedances of the filter and DCDC converter for the loop gain T(s) NOT to be modified by the filter

• For the buck converter, this condition can approximately be expressed as

Zout filter << Zin DCDC

#### Case study: CMS pixels upgrade phase 1

- The full distribution scheme (with ideal PS) is studied, using the best available estimates
- As case study, and to have the maximum current transient, a specific (unreal) configuration is chosen: 1 PS channel powering 6 DCDCs belonging to Layer1 (2 modules powered by each DCDC)

![](_page_63_Figure_3.jpeg)

#### Two load transients

 Each module pair instantaneously (NOT in 100ns as in reality) changes current from 1A to 2.8A, then back

![](_page_64_Figure_2.jpeg)

#### Power-on & power-off of full PS channel

 Voltage ramp from the PS (rise & fall time 2ms) to turn-on and -off all 6 converters loaded with an equivalent 1A current

![](_page_65_Figure_2.jpeg)

### Conclusions

#### SM01C power module is available for system tests

- Available now.
- High conversion efficiency (expect 85%).
- Individual control and monitoring possible.
- Datasheet available. <u>http://project-dcdc.web.cern.ch/project-DCDC/</u>

#### Radiation tolerant ASICs are available

- AMIS2 power module is very low noise and is qualified for high radiation tolerance.
- AMIS3 and AMIS4 will be more performant than AMIS2 and will become available in few weeks.
- Ongoing R&D to reach radiation tolerance with IHP.

#### System tests showed good compatibility even with the most demanding tracker configurations.

- Noise is comparable to the one obtained using a linear power supply.
- Stability and dynamic properties can be studied for different systems.
- Material reduction studies are carried out for material budget critical systems.