# PSD13

St. Catherine's College September 3-8, 2023



# ATLAS ITk Pixel Detector Overview

High Energy Accelerator Research Organization (KEK)



Manabu Togawa

On behalf of the ITk pixel collaboration



#### 

# High Luminosity LHC upgrade



- HL-LHC will start at 2029 and accumulate 4000 fb<sup>-1</sup> (x10 of RUN3)
- ATLAS detector needs to be upgraded to adopt high instantaneous luminosity.



# Challenges for Inner Tracker

- HL-LHC luminosity ~ 7x10<sup>34</sup> cm<sup>-2</sup>s<sup>-1</sup>
  - About 3 times RUN3 peak luminosity.
    - Up to 200 pile-up events !
  - -> Full silicon based system and fast readout
- High radiation dose
  - x10 statistics -> x10 radiation damage
  - -> Radiation hard



Requirement of Radiation hard for most inner layer 1.7x10<sup>16</sup> neq/cm<sup>2</sup>







## Inner Tracker Upgrade



Silicon pixel (5 layers)

- Increasing granularity to keep < 1% occupancy
  - Pixel : 50x400 (μm<sup>2</sup>) -> 50x50 (μm<sup>2</sup>) : 1/8
  - Strip (length) : 128 mm -> 24 mm : 1/5
- Wide coverage in n : 2.5 -> 4.0

Strip system will be presented by Seth Zenz at 8/9 Friday The ATLAS ITk Strip Detector System for the Phase-II LHC Upgrade 3 ITk related posters Serial powering inner system : Md Arif Abdulla Samy Pixel interlock and DCS : Simon Koch ITk strip irradiation : Hui Li



### Material Budget

#### ATL-PHYS-PUB-2021-024

- Significant reduction of material using,
  - CO<sub>2</sub> cooling with thin titanium pipes.
  - Low mass carbon structures.
  - Minimizing material in modules using thin Si and FE- chips.
  - Reducing cabling by serial powering and data sharing for pixels.





### ITk performance

#### ATL-PHYS-PUB-2021-024

#### **Pile-up rejection and b-tagging**







### **ITk Pixel Detector**

L1 – L4 : Planer sensor "Quads"



Constructing with about 10,000 modules ~ 14 m<sup>2</sup> ! (Current : 2 m<sup>2</sup>)



### **Production flow**



8





- Pre-production (10% of install amount) was finished in 2022.
  - Several Hybridization module tested at the test beam.
  - Qualification for production order was completed.
- Production order has been started.









#### FBK sensor performance after irrad. (Link)





### FE ASIC : ITkpix

- Prototype chips RD53A and ITkpix-v1 were validated and used as prototype program
- Final FE-chip (ITkpix-v2) was approved on 17th March
  - First delivery of 20 wafers (engineering run) 26th June.
- First verification of new chip and preparation for chip testing:
  - Basic functions are working as expected. Detailed checks are ongoing.







#### Threshold distribution after tuning





# Hybridization (Flip-chip)

- Qualify bump-strength with thermal cycle
- Cross check with FEA and share stress measurement
- Design validated by prototype, follow-up during pre-production





~640k pixels in quads





Thermal cycles, -40 – 40 °C 100 times

Assembled Modules









## Module Assembly & Testing

- Assembly has been done with dedicated tooling
- Extensive module QC tests
  - High-res. photos for visual inspection, Electrical readout, metrology, bump-stress, operation at low temperature



Exercising across module sites, "Qualification" in pre-production

Module on the Cooling box



Adhesive : Araldite 2011



### Local Support & Prototypes

- Local support
  - Stable low-mass support
  - Critical element is interface to cooling pipe
    Endcap half-ring







Outer Barrel inclined half-ring





- Demonstration of module loading
- System test





#### **Procurement for Pre-production parts started.**



### Data transmission & services

kapton/copper flexes  $\rightarrow$  PP0  $\rightarrow$  TwinAx cables  $\rightarrow$  Gigabit receiver chip (GCBR)  $\rightarrow$  IpGBT (low-power Gigabit transceiver and VTRx+) for aggregation and electro-optical conversion



- Readout from FE-chip at 1.28 Gbps with up to 4 links per chip depending on position in pixel system
  - Uplink sharing on module used on all layers to reduce material
- Serial powering modules up to 16 quad modules
  - Reduced number of supply lines, less material
  - Less power dissipation on services than with parallel powering
  - Radiation hard on-chip shunt-LDO allows regulation of voltage on chip
- System tests have been performed. Electrical Serial powering Thermal-mechanical

#### **Progress in Samy's and Simon's posters !**



### Conclusion

- For the HL-LHC, ATLAS Inner detector replaced to be all silicon detector.
  - Many challenging to achieve,
    - Increased granularity
    - Radiation hardness
    - Low mass
- The project is now moving to production.
  - Production and pre-production has started in each components
  - System tests have been performed
  - Integration will follow soon