



# **Study of MAPS silicon detector prototypes for the ALICE ITS3 upgrade**

**Riccardo Ricci**

University and INFN, Salerno

On behalf of the ALICE Collaboration



PSD13: The 13th International Conference on Position Sensitive Detectors

St. Catherine's College - Oxford, 07/09/2023





2 **•** Built using **ALPIDE**, a Silicon pixel chip based on 180 nm Monolithic Active Pixel Sensor (MAPS)

 $\mathsf{V}_{\mathsf{BB}}$ 

#### **The ITS3 - a bent vertex detector**

#### • Ready for LHC RUN 4 - mounted during LS3

- Built using **wafer-scale MAPS sensors**, fabricated using **stitching**
- Mechanically held in place thanks to carbon foam ribs
- • **Thinned ≤ 50 μm,** when Si is **flexible**
- • **Bent** to the target radius (18 mm, **closer** to the interaction point thanks to the new beampipe at 16 mm)
- Goal: more efficiency, less power consumption
- ITS3 will replace 3 innermost ALICE Inner Tracking System 2 (ITS2) with only **6 sensors** of 26 cm length





#### **Material budget contribution in the ITS3**



#### **The ITS3 - a new golden vertex detector**



**● impact-parameter resolution improved by a factor two with respect to the current ITS2**

 $D'$ flight line  $\overline{\mathbf{K}}$ primary vertex secondary vertex

Study of MAPS silicon detector prototypes for the ALICE ITS3 upgrade | Riccardo Ricci PSD13: The 13th International Conference on Position Sensitive Detectors

#### **New Monolythic Active Pixel Sensor prototypes**



**CHARGE SHARING**

- Based on **MAPS** and **65 nm CMOS** technology • 50 μm thick
- Three **different chip designs** for

characterization and qualification purposes:

- 1. Standard type
- 2. Modified type
- 3. Modified type with gap

### **MLR1 Sensors characterization and qualification**

**Multi Layer Reticle 1** - First submission in the **65 nm** MAPS technology for the ITS3

**Goal → test and qualification** (long R&D work done together with CERN EP R&D WP1, WP2)

**APTS** - Analog Pixel Test Structure



- **matrix**: 6x6 pixels
- readout: direct analogue
- readout of central 4x4
- **pitch**: 10, 15, 20, 25 μm
- **process**: standard, modified, modified with gap

**DPTS** - Analog Pixel Test Structure **CE65 -** Circuit Exploratoire 65 nm



- **matrix**: 32x32 pixels
- readout: digital with ToT
- **pitch**: 10, 15, 20, 25 μm
- p**rocess**: standard, modified, modified with gap



- **matrix**: 64×32 or 48×32
- readout: Rolling shutter readout (down to 50 μs integration time
- **pitch**: 15 μm or 25 μm
- **process**: standard, modified, modified with gap

7

#### **Intensive characterization campaign:**

**Laboratory tests** (also with Fe-55 source), **Testbeams** (efficiency and spatial resolution studies)

#### **APTS - Analogue Pixel Test Structure for the ITS3 upgrade**



- APTS (Analog Pixel Test Structure)
- Based on **MAPS** and **65 nm CMOS** technology
- 6x6 pixel matrix, readout of **central 4x4**  (16 analog outputs)
- 50 μm thick
- Can operate at different back bias voltages (from 0 to -4.8 V )
- Different chip designs for characterization purposes:
	- 1. Standard, Modified, Modified with gap
	- 2. Pixel pitch size: 10, 15, 20, 25 μm
- Characterization done in **laboratory** (also with Fe-55) and with **testbeams** (CERN PS and SPS)

## **Testbeam Setup and analysis**



## **Detection Efficiency - Standard type**

**Efficiency changes depending on** 



Study of MAPS silicon detector prototypes for the ALICE ITS3 upgrade | Riccardo Ricci PSD13: The 13th International Conference on Position Sensitive Detectors

#### **Detection Efficiency - Modified type**



#### **Detection Efficiency - design comparison**



#### **ITS3 roadmap**



#### **Summary**

- **● Results on MLR1 chips qualified the 65 nm technology for the use in ITS3 and put the basis for studies on new ER1 sensors**
- **● In particular, results of data analysis from the APTS beam tests show:**
	- Better tracking efficiency when increasing the reverse bias voltage for the **standard process technology**
	- Almost the same efficiencies among different reverse bias voltages for the **modified process**
	- **Better tracking efficiencies** for the **modified with gap** type compared to the modified and standard type processes

#### **Next steps**

- Finalize studies on spatial resolutions and Non Ionizing Energy Loss (NIEL) irradiation for the different APTS variants
- Study of first **large-scale stitched sensors** performance (ER1)

## **Thanks for your attention**



#### **ALICE - A Large Ion Collider Experiment**



- ALICE is one of the main 4 experiments at the Large Hadron Collider (LHC) at CERN
- Focused on heavy-ion interactions physics to study **Quark-Gluon Plasma** (QGP)
	- The collision product is a "**fireball**" which should reproduce: - early Universe evolution stages
		- transition from partonic deconfined matter into confined hadrons (few **μs** after the Big Bang)

17

#### **Detection Efficiency - modified with gap type**



Study of MAPS silicon detector prototypes for the ALICE ITS3 upgrade | Riccardo Ricci PSD13: The 13th International Conference on Position Sensitive Detectors

### **Detection Efficiency - DPTS**



### **Corryvreckan**

Framework used to analyze data from the beam test. Analysis steps are:

- 1. Masking: pixels with firing rate 1000 times than the average are «masked»;
- 2. Prealignment: correlation of the hits on all the planes of the telescope with the hits on the first reference plane;
- 3. Clustering: adjacent fired pixels grouped in clusters center-of-gravity technique to calculate the hit



### **Corryvreckan**

4. Pre-tracking: building of straight-line pre-tracks using the cluster on all the detectors, including also the DUT;

5. Alignment: the pre-tracks in 3 degrees of freedom (x-shift, y-shift, z-rotation) are used to align the detectors, using the updated pre-aligned coordinates.;

6. Tracking association: for each event, the clusters in the reference planes are used to reconstruct the straight-line tracks. Then, a chi-square test is used for the goodness-of-fit;

- 7. Residuals calculation;
- 8. Efficiency calculation



#### **Pointing resolution and vertex detectors layers**

The pointing resolution *σp* can be written as:

$$
\sigma_p \sim \sigma_p^{sp} \oplus \sigma_p^{ms}
$$

where  $\sigma_{p^{ms}}$  is the contribution due to the multiple scattering and  $\sigma_{p^{sp}}$  the one given by the structure of the detector (number of layers ad proximity to the Interaction Point.)

This indicates that is possible to achieve a better *σp* by having a better spatial resolution of the detector, going closer to the IP, and having a lower material budget (in this particular case, of the beampipe and the innermost layer).

$$
\sigma_p^{ms} \sim r_1 \theta_{RMS} \qquad \sigma_p^{sp} = \sqrt{(\frac{r_2}{r_2 - r_1} \sigma_1)^2 + (\frac{r_1}{r_2 - r_1} \sigma_2)^2}
$$

Study of MAPS silicon detector prototypes for the ALICE ITS3 upgrade | Riccardo Ricci PSD13: The 13th International Conference on Position Sensitive Detectors