# Introduction into Electronics

(3) Digital electronics, appendix(4) Circuit analysis, circuit topologies











05/05/2023

+Vcc

0-

0

U. Blumenschein, Introduction into Electronics

1



| x1 | x2 | У |
|----|----|---|
| 0  | 0  | 0 |
| 0  | 1  | 0 |
| 1  | 0  | 0 |
| 1  | 1  | 1 |











| <b>x1</b> | x2 | у |
|-----------|----|---|
| 0         | 0  | 0 |
| 0         | 1  | 0 |
| 1         | 0  | 0 |
| 1         | 1  | 1 |

| x1 | x2 | У |
|----|----|---|
| 0  | 0  | 0 |
| 0  | 1  | 0 |
| 1  | 0  | 0 |
| 1  | 1  | 1 |

0V







## Circuit analysis

Basic circuit analysis can be performed based on the two Kirchhoff laws:

Junction rule or Kirchhoff's Current Law (KCL):

The currents flowing out of any closed Region of a circuit sum to 0



Loop rule or Kirchhoff's Voltage Law (KVL):

The sum of voltage changes around a closed loop is 0



How can we apply these laws to calculate the circuits in an efficient way ?

### Circuit analysis

Basic circuit analysis can be performed based on the two Kirchhoff laws:

Junction rule or Kirchhoff's Current Law (KCL):

The currents flowing out of any closed Region of a circuit sum to 0

$$\sum_{k=1}^{n} I_k = 0$$

Loop rule or Kirchhoff's Voltage Law (KVL):

The sum of voltage changes around a closed loop is 0



How can we apply these laws to calculate the circuits in an efficient way?

- ightarrow Nodal analysis: identify nodes and applies KCL for each node
- → Mesh current analysis: identify essential meshes, assign mesh current and apply KVL
- $\rightarrow$  Thevenin equivalent: replace part of the network by source + resistance in series
- $\rightarrow$  Norton equivalent: replace part of the network by source and resistance in parallel

# Nodal Analysis

Node: section of the circuit which connects components. Aim: determine the voltage at each node relative to a reference node, then use them to derive the other relevant quantities

#### Steps:

- Identify all nodes and assign voltage variables (treat floating or dependent sources as super nodes with internal equation)
- Choose reference node
- Write a KCL equation at each node
- Solve the system of equations (e.g. via matrix inversion)



# Nodal Analysis

Node: section of the circuit which connects components. Aim: determine the voltage at each node relative to a reference node, then use them to derive the other relevant quantities

#### Steps:

- Identify all nodes and assign voltage variables (treat floating or dependent sources as super nodes with internal equation)
- Choose reference node
- Write a KCL equation at each node

 $U_0 = 0V$ 

- Solve the system of equations (e.g. via matrix inversion)

#### Example: $U_0$ :

$$U_{1}: \qquad U_{1} = U$$

$$U_{2} \text{ KCL: } \frac{U_{1} - U_{2}}{R_{1}} = \frac{U_{2} - U_{0}}{R_{4}} + \frac{U_{2} - U_{3}}{R_{2}}$$

$$U_{3} \text{ KCL: } \frac{U_{2} - U_{3}}{R_{2}} = \frac{U_{3} - U_{0}}{R_{3}}$$



# Nodal Analysis

Node: section of the circuit which connects components. Aim: determine the voltage at each node relative to a reference node, then use them to derive the other relevant quantities

#### Steps:

- Identify all nodes and assign voltage variables (treat floating or dependent sources as super nodes with internal equation)
- Choose reference node
- Write a KCL equation at each node
- Solve the system of equations (e.g. via matrix inversion)

Example: U<sub>0</sub>: 
$$U_0 = 0V$$
  
U<sub>1</sub>:  $U_1 = U$   
U<sub>2</sub> KCL:  $\frac{U_1 - U_2}{R_1} = \frac{U_2 - U_0}{R_4} + \frac{U_2 - U_3}{R_2}$   
U<sub>3</sub> KCL:  $\frac{U_2 - U_3}{R_2} = \frac{U_3 - U_0}{R_3}$ 



conveniently using conductance 
$$G = \frac{1}{R}$$
 -

$$\begin{bmatrix} G_1 + G_2 + G_4 & -G_2 \\ G_2 & -G_2 - G_3 \end{bmatrix} \begin{pmatrix} U_2 \\ U_3 \end{pmatrix} = \begin{pmatrix} G_1 U \\ 0 \end{pmatrix}$$

- invert matrix or solve by substitution -

$$\rightarrow U_3 = \frac{G_1 G_2 U}{G_2 (G_1 + G_4) + G_3 (G_1 + G_2 + G_4)} \rightarrow U_2$$

04/05/2023

# Mesh current Analysis

Essential mesh: loop in the circuit that does not contain any other loop. Aim: determine the current through each mesh then use them to derive the other relevant quantities

#### Steps:

- Identify all essential meshes and assign mesh current (special treatment for dependent sources and current sources which are part of two meshes)
- Apply the KVL for each mesh
- Solve the system of equations (e.g. via matrix inversion)



### Mesh current Analysis

Essential mesh: loop in the circuit that does not contain any other loop. Aim: determine the current through each mesh then use them to derive the other relevant quantities

#### Steps:

- Identify all essential meshes and assign mesh current (special treatment for dependent sources and current sources which are part of two meshes)
- Apply the KVL for each mesh
- Solve the system of equations (e.g. via matrix inversion)

Example: Mesh 1:  $R_1I_1 + R_4(I_1 - I_2) = U$ Mesh 2:  $R_4(I_2 - I_1) + R_2I_2 + R_3I_2 = 0$ 



### Mesh current Analysis

Essential mesh: loop in the circuit that does not contain any other loop. Aim: determine the current through each mesh then use them to derive the other relevant quantities

#### Steps:

- Identify all essential meshes and assign mesh current (special treatment for dependent sources and current sources which are part of two meshes)
- Apply the KVL for each mesh
- Solve the system of equations (e.g. via matrix inversion)

Example: Mesh 1:  $R_1I_1 + R_4(I_1 - I_2) = U$ Mesh 2:  $R_4(I_2 - I_1) + R_2I_2 + R_3I_2 = 0$ 

$$\rightarrow \begin{bmatrix} R_1 + R_4 & -R_4 \\ -R_4 & R_2 + R_3 + R_4 \end{bmatrix} \begin{pmatrix} I_1 \\ I_2 \end{pmatrix} = \begin{pmatrix} U \\ 0 \end{pmatrix}$$



- invert matrix or solve by substitution -

$$\rightarrow I_1 = \frac{(R_2 + R_3 + R_4) U}{(R_1 + R_4)(R_2 + R_3 + R_4) - R_4^2} \rightarrow I_2$$

Thevenin's theorem: Any linear circuit containing several voltages and resistances can be replaced by just one single voltage in series with a single resistance connected across the load"

Example circuit:



Thevenin's theorem: Any linear circuit containing several voltages and resistances can be replaced by just one single voltage in series with a single resistance connected across the load"

Example circuit:

Step1: remove load and shorten sources. Then calculate total Thevenin resistance  $R_T$  wrt A/B



Thevenin's theorem: Any linear circuit containing several voltages and resistances can be replaced by just one single voltage in series with a single resistance connected across the load"

Example circuit:

Step1: remove load and shorten sources. Then calculate total Thevenin resistance  $R_T$  wrt A/B Step2: Reconnect sources. Calculate The venin voltage  ${\rm U}_{\rm T}$ 



$$I = \frac{U_1 - U_2}{R_1 + R_2}$$
$$U_T = U_{AB} = U_1 - IR_1 = U_2 + IR_2$$
$$= \frac{U_1(R_1 + R_2) - (U_1 - U_2)R_1}{R_1 + R_2} = \frac{R_1U_2 + U_1R_2}{R_1 + R_2}$$





$$R_T = R_1 ||R_2 = \frac{R_1 R_2}{R_1 + R_2}$$

04/05/2023

U. Blumenschein, Introduction into Electronics

Thevenin's theorem: Any linear circuit containing several voltages and resistances can be replaced by just one single voltage in series with a single resistance connected across the load"

#### Example circuit:



U. Blumenschein, Introduction into Electronics

# Example: nodal analysis

Revisiting Voltage divider biasing circuit



Reminder: The voltage  $U_B$  across  $R_2$  forward-biases the BE junction

Here: can use **nodal analysis**: Apply Kirchhoff's current law (KCL) at **node 2** 

Reminder the  $I_B - U_B$  relation does not follow Ohms law but a diode-like input characteristics (which for this exercise, we pretend not to know)

U1: 
$$U_1 = U_0$$
 (1)  
U2 KCL:  $I_1 = I_2 + I_B$  (2)

# Example: nodal analysis

Revisiting Voltage divider biasing circuit



Reminder: The voltage  $U_B$  across  $R_2$  forward-biases the BE junction

Here: can use **nodal analysis**: Apply Kirchhoff's current law (KCL) at **node 2** 

Reminder the  $I_B - U_B$  relation does not follow Ohms law but a diode-like input characteristics (which for this exercise, we pretend not to know)

$$U_{1}: \qquad U_{1} = U_{0} \qquad (1) \\ U_{2} \text{ KCL: } I_{1} = I_{2} + I_{B} \qquad (2)$$

(1) & (2) + Ohm's law 
$$\rightarrow \frac{U_0 - U_B}{R_1} = \frac{U_B}{R_2} + I_B \rightarrow U_0 - U_B = U_B \frac{R_1}{R_2} + I_B R_1 \rightarrow U_B \frac{R_1 + R_2}{R_2} = U_0 - I_B R_1$$
  
 $\rightarrow U_B = U_0 \frac{R_2}{R_1 + R_2} - I_B \frac{R_1 R_2}{R_1 + R_2}$ 

04/05/2023

U. Blumenschein, Introduction into Electronics

22

*Voltage divider biasing with emitter resistance* 



Reminder: We can stabilize the working point by adding an emitter resistance

In order to simplify the calculations, we want to replace the voltage divider by the Thevenin equivalent wrt the emitter resistance

- Thevenin voltage: 
$$U_T = U_0 \frac{R_2}{R_1 + R_2}$$

- Thevenin resistance: 
$$R_T = R_1 ||R_2 = \frac{R_1 R_2}{R_1 + R_2}$$

*Voltage divider biasing with emitter resistance* 



Reminder: We can stabilize the working point by adding an emitter resistance

In order to simplify the calculations, we want to replace the voltage divider by the Thevenin equivalent wrt the emitter resistance

- Thevenin voltage: 
$$U_T = U_0 \frac{R_2}{R_1 + R_2}$$

- Thevenin resistance: 
$$R_T = R_1 ||R_2 = \frac{R_1 R_2}{R_1 + R_2}$$

*Voltage divider biasing with emitter resistance* 



Reminder: We can stabilize the working point by adding an emitter resistance

In order to simplify the calculations, we want to replace the voltage divider by the Thevenin equivalent

- Thevenin voltage: 
$$U_T = U_0 \frac{R_2}{R_1 + R_2}$$

- Thevenin resistance: 
$$R_T = R_1 ||R_2 = \frac{R_1 R_2}{R_1 + R_2}$$

Now we can analyze the mesh (KVL):

$$U_T = I_B R_T + U_{BE} + R_E (I_B + Ic)$$

*Voltage divider biasing with emitter resistance* 



Reminder: We can stabilize the working point by adding an emitter resistance

In order to simplify the calculations, we want to replace the voltage divider by the Thevenin equivalent

- Thevenin voltage: 
$$U_T = U_0 \frac{R_2}{R_1 + R_2}$$

- Thevenin resistance: 
$$R_T = R_1 ||R_2 = \frac{R_1 R_2}{R_1 + R_2}$$

Now we can analyze the mesh (KVL):

$$U_T = I_B R_T + U_{BE} + R_E (I_B + Ic)$$

with  $I_c = \beta I_B$  (transfer characteristics):

$$U_T = I_B R_T + U_{BE} + R_E I_B (1 + \beta)$$
  

$$\Rightarrow I_B = \frac{U_T - U_{BE}}{R_T + R_E (1 + \beta)} \Rightarrow I_C = \beta I_B \Rightarrow \dots$$

# **Circuit topologies**

The formal layout of the equations following the application of Kirchhoff's rules applied to a circuit does not depend on the type of device connected in the branches. It only depends on the topology of the circuit.

*Circuit Topology* describes how components in a network are connected. Circuits with different physical layout can have the same topology.

Example: three circuits with the same topology:



# Circuit topologies

The formal layout of the equations following the application of Kirchhoff's rules applied to a circuit does not depend on the type of device connected in the branches. It only depends on the topology of the circuit.

*Circuit Topology* describes how components in a network are connected. Circuits with different physical layout can have the same topology.

Example: three circuits with the same topology:



# **Circuit topologies**

The formal layout of the equations following the application of Kirchhoff's rules applied to a circuit does not depend on the type of device connected in the branches. It only depends on the topology of the circuit.

*Circuit Topology* describes how components in a network are connected. Circuits with different physical layout can have the same topology.

Example: three circuits with the same topology:



Example: There are only two topologies for a network with 2 branches: series and parallel.



# Graph theory

Mathematical *Graph theory* is used to analyze the topology:

Graphs represents the aspects of a network connected to its topology. The devices are left out.

 $\rightarrow$  a line represents a device. A nod represents all points at the same potential.



The graph representation makes it easier to analyze complex circuits. Graphs are *equivalent* if they can be transformed into each other by translation, rotation, reflection, stretching or crossing/knotting the branches,

Each graph has a **dual graph** with the following elements exchanged:

- $R \leftarrow \rightarrow 1/R$
- U source  $\leftarrow \rightarrow$  I source

- *L ← → C* 

- mesh  $\leftarrow \rightarrow$  node

- U ←→ I





$$I_3 = -I_1 - I_2 = U(\frac{1}{R_1} + \frac{1}{R_2})$$

Each graph has a **dual graph** with the following elements exchanged:

-  $R \leftarrow \rightarrow 1/R$ 

 $U \leftrightarrow I$ 

-  $L \leftarrow \rightarrow C$ 

- U source  $\leftarrow \rightarrow$  I source - mesh  $\leftarrow \rightarrow$  node
- graph



$$I_3 = -I_1 - I_2 = U(\frac{1}{R_1} + \frac{1}{R_2})$$

Each graph has a **dual graph** with the following elements exchanged:



U. Blumenschein, Introduction into Electronics

Each graph has a **dual graph** with the following elements exchanged:

- $R \leftarrow \rightarrow r = 1/R$
- U source  $\leftarrow \rightarrow$  I source
- $L \leftrightarrow C$

 $U \leftarrow \rightarrow I$ 

- mesh  $\leftarrow \rightarrow$  node



U. Blumenschein, Introduction into Electronics

# Introduction into Electronics

- (1) Electrical circuits
- (2) Analog electronics
- (3) Digital electronics
- (4) Circuit analysis, circuit topologies







