# Circuits and layouts II





- Introduction, definitions
- Hybrid and Monolithic Sensors
- Example of Monolithic CMOS Sensors layout and fabrication
- Isolation techniques
- HV biasing



### Introduction

- IC (integrated circuit) single silicon chip that includes active and passive interconnected devices to implement complex operations (analogue, digital)
- Planar technology: the processing steps are implemented in a thin layer of the surface of the chip



First planar IC patent, 1961



## Introduction

- Planar technology used also for detector fabrication
- Remarkable evolution in planar technologies impacted on detector performances as well

• Historically used 'hybrid' approach

Instrumentation Training Lectures, Oxford 12/05/2023



(a)

to the the terms of terms of



## Hybrid solution

- Hybrid: different operations are implemented on different silicon chips (like sensing and read out on separate carriers)
  - HR substrate for the sensor optimize the charge collection efficiency and speed
  - It requires complex bonding, affecting reliability, costs
  - Extra material due to the various layers





ATLAS Inner Tracker Upgrade (ITk) silicon strip module on barrel stave



## Monolithic Solution

- Monolithic: sensing and read out are implemented on the same silicon chip
  - Mostly use commercial CMOS process
    - Redundancies of foundries
    - Potentially low cost, large area cover possible
    - High yield
  - Reliability, no need for wire/bump bonding



Monolithic approach is an interesting option for most HEP experiments

Deep P Well



Deep N Well

| LHC Tracker<br>Upgrades | Area                |  |
|-------------------------|---------------------|--|
| ALICE ITS               | 12 m <sup>2</sup>   |  |
| ATLAS Pixel             | 8.2 m <sup>2</sup>  |  |
| ATLAS Strips            | 193 m²              |  |
| CMS Pixel               | 4.6 m <sup>2</sup>  |  |
| CMS Strips              | 218 m <sup>2</sup>  |  |
| LHCb VELO               | 0.15 m <sup>2</sup> |  |
| LHCb UT                 | 5 m <sup>2</sup>    |  |



## Monolithic solution

- Monolithic: sensing and read out are implemented on the same silicon chip
  - In-pixel processing possible: amplification and digitization integrated in the same chip
  - Small pixels ( '10's x 10's um )
  - Low noise, due to small pixel, low leakage, low capacitance
  - Good S/N
  - Sensitive region 10'us um, backthinning possible to reduce mass



*The vertex detector of the STAR experiment, the first to use CMOS MAPS* 





MAPS used for ALICE ITS upgrade, with in-pixel FE circuitry



HV MAPS used for Mu3e



## Pros and Cons of Hybrid and Monolithic



Monolithic Layout, mostly focusing on Sensor part (monolithic RO will be covered by others)



read-out cell

Hybrid Layout, mostly focusing on sensor HV

- Hybrid and Monolithic approaches:
  - Guard rings, barrier stops to avoid surface currents required in both solutions
  - Usually high voltage (100's V)are needed for biasing of sensors in hybrid approach: HV biasing technique present additional challenges
  - Lower voltages (10's V) are needed for monolithic: small signals call for optimized S/N from RO electronics



- Example of fabrication process of a monolithic devices (OVERMOS) using a (simplified) CMOS process
- Sensor implemented in p-type Silicon epi 18 um thick
- Layout of the cell includes 4 collecting diodes isolated by a p-well
- Only ¼ layout is processed, at the end it will be mirrored and reflected to obtain the full cell



- Silicon substrate P-type CZ N<sub>A</sub> ~  $5 \cdot 10^{18}$  cm<sup>-3</sup>
- Typical doping >  $10^{18}$  cm<sup>-3</sup>





- Epitaxial silicon growth 18 um thick <100> doping ~  $10^{13}$  cm<sup>-3</sup>
- Temperature 1000 C, 600 sec anneal





- Thermal oxide growth 8 nm
- Si+O<sub>2</sub> @ 1000 C P = 1 atm





- Resist deposition >1  $\mu$ m
- Patterning via mask
- Resist development
- Strip resist
- B<sup>11</sup> implantation (PW well)
- Strip residual resist





- Resist deposition >1  $\mu$ m
- Patterning via mask
- Resist development
- Strip resist
- P<sup>31</sup> implantation (NW well)
- Strip residual resist





- Resist deposition >1  $\mu$ m
- Patterning via mask
- Resist development
- Strip resist
- B<sup>11</sup> implantation (XP well)
- Strip residual resist





- RTA temperature up to 1022 °C, 20 secs. max
- Strip residual resist



• SiO<sub>2</sub> anisotropic (dry) etching for VIAs and contacts placement





- The simulated model is reflected and mirrored to get a full realistic device
- Around 10,000 secs to 'build' a simulated model cell of 40 x 40  $\mu m^2$  on a 4-core 3.6GHz machine 16 GB
- Resolution to < nm (fraction of Debye length) in some regions (Si-SiO<sub>2</sub> interface, PN junctions)





- Simulated devices compare reasonably well with real devices in DC
- Also including radiation damage effects (neutron bulk damage up to 10<sup>15</sup> 1 MeV n-eqv fluence – Penta traps Hamburg model)





• Approximately 15% overestimate in Charge Collection when nonirradiated, up to 70% for neutron irradiated devices (depending on fluence)







- The presence of XP region helps isolate the collecting wells
- At interface of SiO<sub>2</sub>/Si interface states usually positively charged
- An inversion channel is created, especially important in low doped substrate



\* Effects of Interface Donor Trap States on Isolation Properties of Detectors Operating at High-Luminosity LHC, DOI: 10.1109/TNS.2017.2709815



### Isolation techniques

- Non-irradiated sensors, fixed positive charge around 2e11 cm<sup>-2</sup> (technology dependent)
- Values up to > 1e12 cm<sup>-2</sup> following irradiation
- Good isolation among n collecting wells is needed
- P-stop and p-spray isolation techniques



The **floating p+ stop** method consists of placing a p+ implant in between two adjacent n+ strips

It requires an additional mask

The **p-spray** method consists of having uniform p+ layer beneath the Si/SiO2 interface.

It requires careful dose of doping (too low does increase BV but does not isolate, too high isolate but decreases BV)



### Isolation techniques

- The biasing of sensors with High voltage is required to guarantee good charge collection efficiency and short collection time
- The biasing voltage is usually increased following sensors irradiation, due to loss of charge collection efficiency
- Techniques are needed to suppress the likelihood of breakdown



#### *Multi guard rings* improve the high voltage operation, by decreasing the electric field at the sensor edge Simulation of guard ring influence on the performance of ATLAS pixel detectors for inner layer replacement DOI: 10.1088/1748-0221/4/03/P03025



The use of **junction termination extension** (JTE) reduces gradually the potential from the edge of the sensor, decreasing the field



## HV biasing hybrid approach

- Current ATLAS SCT uses independent powering for the 4088 detector modules. Each sensor has its own independent HV bias line.
- 'ideal' solution:

linoc

- High Redundancy
- Individual enabling or disabling of sensors and current monitoring
- The increased number of sensors in the Upgraded Tracker (>10 k modules in barrel upgrade vs. ~2 k in present barrel) implies a trade off among material budget, complexity of power distribution and number of HV bias









- Use single (or more) HV bus to bias in parallel all sensors and use one HV switch for each sensor to disable malfunctioning sensors: High Voltage Multiplexing 'HVMUX'
- The HV switch is DCS controlled, with control signals provided by custom ASIC





## High Voltage switches strip detector requirements:

- Rated to 500V plus a safety margin
- Must be radiation hard, nominal maximum expected  $\sim 1 \times 10^{15}$   $n_{eq}/cm^2$ ,  $\sim 30$ Mrad (Si) for strip end cap. Multiply by 1.5 to include safety margin
- **On-state impedance**  $R_{on} \ll 1k\Omega //I_{on} \sim 10mA$  (for irradiated strip sensors)
- Off-state impedance  $R_{off} >> 1G\Omega // I_{lkg} << I_{sens}$
- Must be unaffected by magnetic field
- Must maintain satisfactory performance at -30° C
- Must be small (mass/area constraint) and cheap (around 1E4 needed)

#### Partial list of investigated HV devices

|   | PGA26E19BV            | GaNFET     | 600V  | PASS        |
|---|-----------------------|------------|-------|-------------|
|   | GS66502B              | GaNFET     | 650V  | PASS        |
| _ | EPC2012               | GaN JFET   | 200V  | PASS        |
|   | Transphorm TPH2006C   | GaN JFET   | 600V  | FAILED      |
|   | TranSiC FSICBH057A120 | SIC BJT    | 1200V | FAILED      |
| • | GeneSiC GA04JT17      | SIC BJT    | 1700V | FAILED      |
|   | ROHM S2403            | SIC MOSFET | 1700V | FAILED      |
|   | CREE CPMF-1200        | SIC MOSFET | 1200V | FAILED      |
|   | USCi UJN1205          | SIC JFET   | 1200V | FAILED      |
|   | Semisouth SJEP170     | SIC JFET   | 1700V | PASS – N.A. |
| ) | Infineon IPA50R950CE  | Si MOSFET  | 500V  | FAILED      |
| ) | ROHM R6006ANX         | Si MOSFET  | 600V  | FAILED      |
|   | IXYS CPC5603          | Si MOSFET  | 410V  | FAILED      |
|   | Interfet 2N6449       | Si JFET    | 300V  | FAILED      |
|   | Crystalonic 2N6449    | Si JFET    | 300V  | FAILED      |



- Typical Si HV MOSFET use regions of low doping to increase high voltage capabilities: this affects their radiation hardness
- Non-ionizing and ionizing irradiation test results of GaN FET devices indicate very high radiation hardness



A Lateral Double-Diffused MOS (LDMOS). A **long drift region of lower doping** reduces the electric field



Example Xsection of a HEMT E. GaN FET. Strain-induced polarization at interface forms a 2DEG



Additional test performed on 18 devices Total **p** fluence **1.0E15**, ~TID **200Mrad(GaN)** Total n fluence **1.0E16** 



- The HVMUX sits on the lower side of a flexi power board (PB).
- The PB final version incorporates power control and HVMUX elements in the AMAC (Autonomous Monitor And Control) ASIC.



A barrel short strip module with two hybrids and one powerboard with HVMUX





- A charge pump voltage multiplier driven by AC drives the gate of a GaN FET, rated for HV
- Investigated stacked solutions demonstrated switching voltages > 1kV
- Up to 600V with the implemented ItK solution
- Baseline solution for HV bias of ItK strips



Villani, E.G., and ATLAS Collaboration. *HVMUX, a High Voltage Multiplexing for the ATLAS Tracker Upgrade.* United States: N. p., 2016.



## Thank you

giulio.villani@stfc.ac.uk

Circuits and Layouts I Summary

- Hybrid and Monolithic technology pros and cons
  - From layout to device example of CMOS sensor fabrication
  - Isolation techniques
  - HV biasing

