

HL-LHC tt event in ATLAS ITK at <µ>=200

# ATLAS ITK Pixel Detector Overview

**Emily Anne Thompson** 

On behalf of the ITk-pixel collaboration

Corfu 2024 Future Accelerators Workshop



Bringing Science Solutions to the World



The HL-LHC will significantly increase the luminosity of the LHC beyond its nominal value

- Projected to collect ~ 2500 fb<sup>-1</sup> of data in 10 years
- Average of **200 proton-proton interactions** / bunch crossing

More data will allow us to perform more precise tests of the SM (Higgs couplings), observe more rare SM processes, and search for new physics



The HL-LHC will provide a challenging environment for charged particle tracking

- Much higher particle density and radiation damage compared to Run-3 conditions
- Increased trigger rate (100 kHz  $\rightarrow$  1 MHz)

A new, all-silicon tracking detector (ITk) designed to meet these challenges will replace the current inner detector

- ✓ higher granularity (keep occupancy < 0.1%)
- ✓ higher radiation hardness up to  $2 \times 10^{16} n_{eq}$ /cm<sup>2</sup>
- ✓ reduced material budget
- ✓ Extended tracking coverage:  $|\eta| = 2.5 \rightarrow 4$





Layout design choices:

Inclined layout: Keep sensors  $\perp$  to direction of tracks  $\rightarrow$  less material interaction, but more complex to build

 Active elements on rings tilted: 55°-67° with respect to beam axis



![](_page_4_Picture_6.jpeg)

![](_page_4_Picture_7.jpeg)

![](_page_4_Picture_8.jpeg)

Layout design choices:

Endcap half rings (instead of traditional disks)

- More flexibility to place sensors where needed for optimal coverage, avoiding excess hits/material
- Can route services in between rings

![](_page_5_Picture_6.jpeg)

![](_page_5_Figure_7.jpeg)

2 support shells / layer → each ring can be adjusted in |z| for layout optimisation

![](_page_5_Figure_9.jpeg)

Layout design choices:

### Inner-system coupled rings

- Same principle as end-cap half rings
- Innermost 2 layers share support structure
  → designed to reduce services (material)
  within innermost layers
- No inclined rings (due to complexity)

Entire inner-system is independent of outer pixel  $\rightarrow$  designed to be replaced after certain radiation dose

![](_page_6_Figure_8.jpeg)

Inner-system "quarter shell"

![](_page_6_Picture_10.jpeg)

![](_page_6_Picture_11.jpeg)

## Pixel modules

The basic building block of ITk is the **pixel module** 

Pixel modules use **hybrid pixel detector** technology – passive silicon sensor bump-bonded to readout chips

- Separate optimization of sensor & readout chips
- Produced with commercially-available technology

Entire detector built from singular module design, apart from the innermost layer

Quad module – 4 readout chips

![](_page_7_Picture_7.jpeg)

Single 150  $\mu$ m planar silicon sensor (L1: 100  $\mu$ m  $\rightarrow$  radiation hardness) 50 x 50  $\mu$ m pixels Triplet module – 3 readout chips (innermost layer only)

![](_page_7_Picture_10.jpeg)

Wire-bonds

**Bump-bonds** 

3 x 250  $\mu$ m 3D silicon sensors, 50 x 50  $\mu$ m pixels (barrel: 25 x 100  $\mu$ m  $\rightarrow$  d<sub>0</sub> resolution)

Flexible PCB

Readout chip

Silicon sensor

400 columns x 384 rows =

153,600 pixels / chip

Readout chip

Extensive R&D has been done to create silicon sensors that can withstand the intense radiation of the HL-LHC

#### **Planar sensors:**

- Radiation hard to  $\approx 4 \times 10^{15} \text{ n/cm}^2$  (@ 4000 fb<sup>-1</sup>)
- n-in-p technology
- Bias voltages up to 600 V
- Vendors: HPK, Micron, FBK

![](_page_8_Figure_7.jpeg)

Pixel size varies in inter-chip region:

![](_page_8_Picture_9.jpeg)

## 3D sensors:

- Radiation hard to  $\approx 2 \times 10^{16} \text{ n/cm}^2$  (@ 2000 fb<sup>-1</sup>)
- Used only in innermost ITk layer (L0)
- Technology demonstrated in ATLAS IBL
- Bias voltage up to 250 V
- Vendors: SINTEF, FBK

![](_page_8_Figure_16.jpeg)

It is of utmost importance to test modules and understand their behavior **post-irradiation** 

- Planar quad modules have been irradiated up to 10<sup>15</sup> n/cm<sup>2</sup>, 3D single chip cards irradiated up to 10<sup>16</sup> n/cm<sup>2</sup>
- Modules tested in September 2023 test-beam campaign at CERN SPS

![](_page_9_Figure_4.jpeg)

Irradiated modules meet hit efficiency requirements

# **Readout chip**

All modules will be read out with ITkPix front-end readout chip

- 65 nm CMOS technology
- Radiation hard up to 1 Grad
- 4-bit charge measurement / pixel (ToT)
- Designed by RD-53 collaboration over ~ 10 years

Stringent requirements compared to current FE-chips:

- 10 x higher radiation hardness
- 10 x larger effective trigger latency hit buffering
- 100 x larger effective readout bandwidth
- Same power consumption (< 1 W/cm<sup>2</sup>)

![](_page_10_Picture_11.jpeg)

![](_page_10_Figure_12.jpeg)

ITkPixv1.1 used for preproduction

ITkPixv2 is production chip – first wafer delivered in September 2023!

# Serial powering

In order to minimize material budget, a serial powering scheme will be utilized

ITkPix chips are equipped with Shunt Low Drop Output (SLDO) power regulators

• When powered with constant current, SLDO's dynamically adjust shunt current to have constant local voltages on chip

![](_page_11_Figure_4.jpeg)

![](_page_11_Figure_5.jpeg)

Challenges: operation with minimum overhead, uniform current draw of chips in one module, inter-module compatibility, ...

![](_page_11_Figure_7.jpeg)

l**∢** ref

# Serial powering

In order to minimize material budget, a serial powering scheme will be utilized

ITkPix chips are equipped with Shunt Low Drop Output (SLDO) power regulators

• When powered with constant current, SLDO's dynamically adjust shunt current to have constant local voltages on chip

Modules will be powered in series with constant current in serial powering chain, chips on a module will be powered in parallel  $\rightarrow$  improve reliability of chain in case of chips breaking

![](_page_12_Figure_5.jpeg)

![](_page_12_Figure_6.jpeg)

![](_page_12_Figure_7.jpeg)

Reading out the data from a detector with > 5 billion channels is a challenge!

![](_page_13_Figure_2.jpeg)

- Readout of FE-chip with up to 4 links / chip at 1.28 Gb/s
- Custom low-mass twinax cable for transmission from detector to optoboards (up to 6 m)
- Optoboard: aggregates electrical links into high speed optical links via lpGPT chip
- FELIX: common detector interface hardware, reads out optical signal (10.24 Gbps fibre)

To reduce material, links are shared at all stages

## Data merging

Requirements on module design vary significantly depending on position in detector

Readout bandwidth varies from ~4 Gb/s/chip in innermost layer to 20-50 x lower in outer regions

Key feature of ITkPix chips are a **high level of readout link modularity** and flexibility

- Each chip as available 4 serial output links (1.28 Gb/s), single link can be used
- However majority of detector needs < 1 link  $\rightarrow$  introduce capability to merge multiple links

![](_page_14_Figure_6.jpeg)

The ITk aims to achieve a reduced material budget – important for tracking efficiency in dense environment

 How? Reduce cabling with serial powering scheme, thinner chips, low mass support structures, evaporative C0<sub>2</sub> cooling with thin titanium pipes...

![](_page_15_Figure_3.jpeg)

Significant reduction in material (pixel powering cables) due to serial powering scheme 🔽

Nevertheless, slightly more material in central ( $|\eta| < 1.5$ ) region – more channels to read out

The ITk aims to achieve a reduced material budget – important for tracking efficiency in dense environment

• How? Reduce cabling with serial powering scheme, thinner chips, low mass support structures, evaporative C0<sub>2</sub> cooling with thin titanium pipes...

![](_page_16_Figure_3.jpeg)

Significant reduction in material (pixel powering cables) due to serial powering scheme 🗹

Nevertheless, slightly more material in central ( $|\eta| < 1.5$ ) region – more channels to read out

The ITk aims to achieve a reduced material budget – important for tracking efficiency in dense environment

• How? Reduce cabling with serial powering scheme, thinner chips, low mass support structures, evaporative C0<sub>2</sub> cooling with thin titanium pipes...

![](_page_17_Figure_3.jpeg)

Despite additional material, expected tracking performance of ITk is within 5% of the Run-2 performance in the barrel region, and comparable in forward region, despite harsher conditions ( $\mu$  = 200)

Module **pre-production** is currently underway – produce 10% of total modules to test assembly, testing, and loading procedures

![](_page_18_Figure_2.jpeg)

After assembly, modules undergo rigorous electrical Quality Control (QC) testing procedure, with several stages:

![](_page_18_Figure_4.jpeg)

Testing procedure includes 13 tests checking chip powering, sensor IV, and performance of individual pixels:

![](_page_18_Figure_6.jpeg)

Expect fewer than 0.39% of disconnected bumps after thermal cycling Module production is a **global** effort – modules are assembled/tested at 25 different sites and loaded at 9 sites Huge book-keeping effort (need to keep track of ~12,000 modules and testing results!)  $\rightarrow$  using common testing tools and database

![](_page_19_Figure_2.jpeg)

Moving from building individual modules to loading local support structures – critical test of **loading procedure**, **cooling, services, and readout** 

Various loaded-local supports have been built with module using prototype version of ITkPix chip

→ Valuable lessons in understanding how to overcome challenges with operating larger detector

Next step: test similar structures with pre-production modules

### Outer end-cap ring:

![](_page_20_Picture_6.jpeg)

Outer barrel longeron:

![](_page_20_Picture_8.jpeg)

## Inner system coupled-ring:

![](_page_20_Picture_10.jpeg)

Inner system (L1) barrel:

![](_page_20_Picture_12.jpeg)

## Summary

HL-LHC will pose significant challenges for charged particle tracking

The **ATLAS ITk pixel detector** will overcome these challenges – with next generation sensors and readout chips, serial powering, novel layout, ...

Tracking performance of ITk expected to be **comparable to Run-2** performance, despite more challenging environment!

#### Project is entering **mass production** stage:

| Area                  | PDR | Prototyping | FDR | Preproduction | PRR | Production |
|-----------------------|-----|-------------|-----|---------------|-----|------------|
| Planar Si sensors     |     |             |     |               |     |            |
| 3D Si sensors         |     |             |     |               |     |            |
| FE-ASIC               |     |             |     |               |     |            |
| Hybridisation         |     |             |     |               |     |            |
| Module assembly       |     |             |     |               |     |            |
| On-detector services  |     |             |     |               |     |            |
| Off-detector services |     |             |     |               |     |            |
| Data Transmission     |     |             |     |               |     |            |
| Bare Local Supports   |     |             |     |               |     |            |
| Loaded Local Supports |     |             |     |               |     |            |
| Global Mechanics      |     |             |     |               |     |            |
| Integration           |     |             |     |               |     |            |
| Power supplies        |     |             |     |               |     |            |
|                       |     |             |     |               |     |            |
|                       |     | Complete    |     | Ongoing       |     | Upcoming   |

ITk Pixel ready for insertion 2027

![](_page_21_Picture_7.jpeg)