#### 1st FPGA Developers' Forum (FDF) meeting



Contribution ID: 5 Type: **not specified** 

# **Under the Canopy: Exploring Conifer for Low-Latency Decision Forests on FPGAs**

Wednesday 12 June 2024 16:45 (30 minutes)

The conifer library is a tool for translating Decision Forests (ensembles of Decision Trees) for latency-optimised inference on FPGAs. Developments to use conifer for trigger selections at the LHC experiments in 2024 are reaching maturity. The tool supports a variety of frontends for the most popular DF training libraries such as xgboost, scikit-learn, and yggdrasil. Multiple FPGA inference implementations are provided: VHDL, Xilinx HLS, and the Forest Processing Unit (FPU). The VHDL and HLS implementations map a given DF directly onto FPGA logic, while the FPU is a reconfigurable design - implemented with HLS - that supports loading and reloading of different DFs with one implementation. After introducing the tool and some applications, this talk will go "under the canopy" to discuss implementation aspects of wider interest, with perspectives on: programming FPGAs using HDL vs HLS; implementing branching algorithms for FPGAs; and implementing configurable designs with HLS.

### Talk's Q&A

During the talk

#### Talk duration

20'+10'

## Will you be able to present in person?

Yes

Primary author: SUMMERS, Sioni Paris (CERN)

Presenter: SUMMERS, Sioni Paris (CERN)

Session Classification: HDL development, verification, and simulation tools

Track Classification: HDL development tools