Characterization of the FE-I4B pixel readout chip production run for the ATLAS Insertable B-layer upgrade

Published 12 March 2013 Published under licence by IOP Publishing Ltd
, , Citation M Backhaus 2013 JINST 8 C03013 DOI 10.1088/1748-0221/8/03/C03013

1748-0221/8/03/C03013

Abstract

The Insertable B-layer (IBL) is a fourth pixel layer that will be added inside the existing ATLAS pixel detector during the long LHC shutdown of 2013 and 2014. The new four layer pixel system will ensure excellent tracking, vertexing and b-tagging performance in the high luminosity pile-up conditions projected for the next LHC run. The peak luminosity is expected to reach 3·1034 cm−2s−1with an integrated luminosity over the IBL lifetime of 300 fb−1 corresponding to a design lifetime fluence of 5·1015 neqcm−2 and ionizing dose of 250 Mrad including safety factors. The production front-end electronics FE-I4B for the IBL has been fabricated at the end of 2011 and has been extensively characterized on diced ICs as well as at the wafer level. The production tests at the wafer level were performed during 2012. Selected results of the diced IC characterization are presented, including measurements of the on-chip voltage regulators. The IBL powering scheme, which was chosen based on these results, is described. Preliminary wafer to wafer distributions as well as yield calculations are given.

Export citation and abstract BibTeX RIS

Please wait… references are loading.
10.1088/1748-0221/8/03/C03013