Power and area efficient 4-bit column-level ADC in a CMOS pixel sensor for the ILD vertex detector

, , and

Published 7 January 2013 Published under licence by IOP Publishing Ltd
, , Citation L Zhang et al 2013 JINST 8 C01007 DOI 10.1088/1748-0221/8/01/C01007

1748-0221/8/01/C01007

Abstract

A 48 × 64 pixels prototype CMOS pixel sensor (CPS) integrated with 4-bit column-level, self triggered ADCs for the outer layers of the ILD vertex detector (VTX) was developed and fabricated in a 0.35 μm CMOS process with a pixel pitch of 35 μm. The pixel concept combines in-pixel amplification with a correlated double sampling (CDS) operation. The ADCs accommodating the pixel read out in a rolling shutter mode complete the conversion by performing a multi-bit/step approximation. The design was optimised for power saving at sampling frequency. The prototype sensor is currently at the stage of being started testing and evaluation. So what is described is based on post simulation results rather than test data. This 4-bit ADC dissipates, at a 3-V supply and 6.25-MS/s sampling rate, 486 μW in its inactive mode, which is by far the most frequent. This value rises to 714 μW in case of the active mode. Its footprint amounts to 35 × 545 μm2.

Export citation and abstract BibTeX RIS

Please wait… references are loading.
10.1088/1748-0221/8/01/C01007