

#### **POL DC-DC for LHC upgrades**

F.Faccio, S.Michelis, G.Blanchot, I.Troyano CERN - PH/ESE

### Outline









# ATLAS-CMS phase2 trackers

### Point Of Load (POL) DCDC



### Point Of Load (POL) DCDC



### Point Of Load (POL) DCDC



#### 2007-2008







inductor, shield, PCB



inductor, shield, PCB

#### Buck DCDC converter



diffidence towards the possibility to use it in the sensitive HEP detector environment



#### EMC, Integration, Custom components





(GHO)

-5 270

270



### EMC, Integration, Custom components



From this early prototype.....

#### EMC, Integration, Custom components



#### ..... to the production-ready FEASTMP





#### Do not underestimate the efforts!



#### Do not underestimate the efforts!



#### The ASIC: a hindsight on the main difficulties

#### Parasitics.....



#### ... more parasitics.....





#### ... and more parasitics.....



## PWM duty cycle should be constant!

#### **Radiation effects....**



The lds=f(Vds) curves of high voltage transistors are distorted as a consequence of displacement damage





LEDDM80 40 - IdVd

-0

#### ... and radiation effects.....

The bandgap voltage shifts considerably with displacement damage



#### ... and more radiation effects.....



## Evidence of SEB on test chips with LDMOS

On-chip metal line burnt (encircled dark shadows)

#### Molten wirebonds



#### ... and even more radiation effects.....



#### All issues solved in FEAST2 ASIC (March 2014)



#### Production-ready DCDC modules

### FEASTMP: production-ready module

| Specifications                          |     |     |  |  |
|-----------------------------------------|-----|-----|--|--|
|                                         | Min | Max |  |  |
| Vin (V)                                 | 5   | 12  |  |  |
| Vout (V)                                | 0.9 | 5   |  |  |
| lout (A)                                |     | 4   |  |  |
| Pout (W)                                |     | 10  |  |  |
| Safety features                         |     |     |  |  |
| Under-Voltage Lock-Out                  |     |     |  |  |
| Over-current                            |     |     |  |  |
| Over-Temperature                        |     |     |  |  |
| Line-protecting fuse in case of failure |     |     |  |  |
| Communication                           |     |     |  |  |
| Enable in (any CMOS up to 3.3V)         |     |     |  |  |
| Power Good (open drain)                 |     |     |  |  |



| Radiation tolerance |         |                  |  |  |
|---------------------|---------|------------------|--|--|
| TID                 | >200    | Mrad             |  |  |
| DD                  | 5-8E14  | n/cm2 (1MeV eq.) |  |  |
| SEEs (reset)        | 2.8E-13 | cm2              |  |  |

### FEASTMP: production-ready module

| Specifications                          |     |     |  |  |
|-----------------------------------------|-----|-----|--|--|
|                                         | Min | Max |  |  |
| Vin (V)                                 | 5   | 12  |  |  |
| Vout (V)                                | 0.9 | 5   |  |  |
| lout (A)                                |     | 4   |  |  |
| Pout (W)                                |     | 10  |  |  |
| Safety features                         |     |     |  |  |
| Under-Voltage Lock-Out                  |     |     |  |  |
| Over-current                            |     |     |  |  |
| Over-Temperature                        |     |     |  |  |
| Line-protecting fuse in case of failure |     |     |  |  |
| Communication                           |     |     |  |  |
| Enable in (any CMOS up to 3.3V)         |     |     |  |  |
| Power Good (open drain)                 |     |     |  |  |



| Radiation tolerance |         |                  |  |  |
|---------------------|---------|------------------|--|--|
| TID                 | >200    | Mrad             |  |  |
| DD                  | 5-8E14  | n/cm2 (1MeV eq.) |  |  |
| SEEs (reset)        | 2.8E-13 | cm2              |  |  |
| FEAST2 is immune    |         |                  |  |  |

### FEASTMP: production-ready module



#### e-group: DCDC-users

all announcements concerning the production of modules

First assembly run soon launched 1000 modules @ 9 Vout



#### Other DCDC modules in preparation

#### • FEASTMN

- Negative output voltage from a positive supply
- Built around the FEAST ASIC, but different module configuration
- First prototypes of the projected production-ready module just received. Testing is just started
- Alternative mounting system on the receiving motherboard is studied. This should decrease the stack height to below 1cm. FEASTMP and MN will both be made available with this option



### Possible users of DCDC modules

- For radiation tolerance and size/mass, the module satisfies the requirements of almost every LHC detector system
  - It is also interesting for other HEP applications. For example, sample requests have been filed by Belle @ KEKB, Panda @ FAIR (GSI)
- For ATLAS and CMS phase2 trackers, there are fundamental limitations on the use of the present modules:

#### <u>ASIC</u>

insufficient radiation tolerance (displacement damage, limit at 5-8e14 n/cm<sup>2</sup>)



size (footprint, stack height)

#### <u>module</u>



contribution to material budget



#### Projection to phase2 ATLAS/CMS trackers



#### <u>module</u>

#### size (footprint, stack height)



contribution to material budget



The inductor can be redesigned compromising electrical performance for size and mass

#### example: ECCA wire hand wound





3.44mm



37.7mm



### Efficiency vs input voltage for different output currents





"DC-DC converters with reduced mass for trackers at the HL-LHC", G.Blanchot et al., 2011 JINST 6 C11035 (TWEPP 2011) Al Shield + Si Caps + Small Caps Si Caps ECCA Al Shield Thin PCB REF Si Caps Х П П eference п Х Х Х Х CCA inductor Х Х Х Х Х Х Oum coated shield 30mm Х foil shield Х Х nall capacitors 14.4mm Х Х Х licon capacitors small caps Х Х Х Х Х 00um thin PCB Х П 00um thin PCB Passives 120.00 17.3mm Coil 100.00 PCB 80.00 1000 · %X0 60.00 Shield 37.7mm 40.00 20.00 0.00 ECCA Al Shield Al Shield + Si Caps Si Caps + Thin PCB Si Caps REF Small Caps

In the estimate, the inductor is larger than the sample used in these tests, so is the shield. Therefore the dominant contribution is from the PCB and the passives.

#### Conclusion

- DCDC modules are moving to production now
- They can be provided to all HEP detector systems (and they will be made available for several years)
  - Radiation tolerance limited <u>only</u> by displacement damage effects to 5-8e14 n/cm<sup>2</sup>
- For CMS and ATLAS trackers:
  - an upgrade is possible making the DCDC tolerant to at least 5e15 n/cm<sup>2</sup>
  - optimisation of the module can be made to considerably reduce contribution to material budget