### System Test for the ATLAS pixel detector Mauro Donegà On behalf of the ATLAS-Pixel Collaboration

### Outline

- ATLAS Pixel Detector Overview
- System Test Setup
- Calibration runs
- Data taking runs
- Cosmics data analysis
- Conclusions

### **ATLAS Pixel Detector**

#### Pixel Detector design constraints from LHC timing / event-environment physics, ATLAS design

- Tracking in high multiplicity environment (22 interactions ~1200 tracks per BC)
- Good impact parameter resolution (  $\sigma(d_0) \sim 12 \ \mu m$ )
- Distinguishing hits 25ns apart
- 3.2 µs trigger latency (LVL2)
- High radiation dose 10<sup>15</sup> n<sub>eq</sub>/cm<sup>2</sup> (niel)
   60 Mrad

- $\rightarrow$  high granularity
- $\rightarrow$  high granularity + low mass
- $\rightarrow$  fast preamp rise time
- $\rightarrow$  on detector buffering of hits
- $\rightarrow$  low temp., high radiation tolerance



### **ATLAS Pixel Detector**

#### Some numbers:

- 3 space points for  $|\eta|$  < 2.5
- 3 barrel layers at r = 5, 9, 12 cm
- 2 endcaps with 3 layers
- 80 million channels
- Area 1.8 m<sup>2</sup>
- Total mass is 10% X<sub>0</sub> normal to beam
- ~10 kW operating power in active volume
- Detector will operate at ~ -7°C
- Cooling integrated in local support structure
- $-C_3F_8$  evaporative cooling



### Will be first large-scale active pixel device in operation



Pixel =  $50 \times 400 \ \mu m^2$ 2880 pixels x 16 FE = 46080 pixels 1744 modules x 46080 pixels ~ 80 million channels

#### Barrels and Disks mount identical modules







### **ATLAS Pixel Detector**



### Be beam pipe Endcap C Barrel Endcap A

- Integration is well advanced
- EndCaps and Barrels mounted on the beam pipe
- Next steps: service quarter panels integration and connectivity test
- Ready to lower the detector in early June

### System Test: Oct 06- Jan 07

Verify the performance of the detector using production items Test the complete infrastructure (HW+SW) on 10% of the entire detector



#### End Cap A :144 modules

Optical Readout: 24 optoboards (LVDS ↔ optical converters)

#### **Power Supplies:**

24 HV ISEG modules
4 LV Wiener power supplies (Digital + Analog)
24 LV Regulators Channels (custom)
12 SC-OLinks (Optolinks custom power supplies)

#### Interlock System monitoring:

Temperaures (modules, optoboards, regulators) Currents (modules, optoboards)

#### ReadOut:

16 Read-Out-Drivers16 Back-Of-Crate (opto/electrical conversion + routing)

### Detector Control System (DCS)



### **Services Performance**

- The complete services chain has been tested
- Intense debug has been done on many different items giving precious feed back
- Big step forward in DCS software (Detector Status, Finite State Machine)

All services are fulfilling the detector requirements

# OptoLinks



- Optoboards: LVDS signals ↔ optical
- Radiation Hard
- Different data bandwidth: 40 Mbit Layer2

80 Mbit Layer1, disks

- 160 Mbit B-layer
- Signals: Clock, Data IN, Data OUT



Needs matching between Optoboards and BOC: 0/1 discriminating threshold, delays

21 February 2007

#### Mauro Donega - 11<sup>th</sup> Vienna Conference on Instrumentation

### **OptoLinks Tuning**

- We observed that the light output and the channel to channel light spread depends significantly on the optoboard temperature, resulting in non-tunable channels below 5°C
- Increasing driving currents (VISet) does not fix the problem
- We observed that all optoboards are well behaving at ~20°C
- Optoboards have been equipped with heaters
- Thermal management: PID controller for cooling loops and heaters
- Heaters prototype produced and tested



100% tunable channels in the System Test

### **Calibration Runs: Module tuning**



FE chip can be tuned using several DACs among which:

- Coarse and fine tune Discriminator Threshold
- PreAmp Feedback current: tune Time over Threshold (TOT)

### **Tuning Performance**



## **Tuning Performance**



- MIP: ~ 20000 e<sup>-</sup> in 250 um silicon
  - ~ 13000 e<sup>-</sup> including charge sharing
  - ~ 6000 after 10 years at the LHC

Typical Noise ~ 150 e<sup>-</sup>

~ 200 e<sup>-</sup> after 10 years at the LHC

S/N > 30 throughout the LHC lifetime



21 February 2007

Mauro Donega - 11th Vienna Conference on Instrumentation

### Random Trigger Data

#### "Special Pixels"

no useful data: off for data: off for calibration: digitally dead: disconnected bumps: merged bumps: dead with particles: low eff. with particles: low eff. with particles: threshold not tunable: ToT not tunable: noisy: unknown dead: top/bottom special: left/right special:



#### 30 10<sup>6</sup> noise events analysed:

- ~ 2 10<sup>-7</sup> averaged occupancy
- ~ 90% of the noisy pixels are classified as "special"

### Data Taking Runs: Setup



# Data Taking Runs

Cosmics data taking represents a realistic test bench to test the complete data acquisition chain before lowering the detector in the pit.



The main Pixel Software application is the crate run controller developed in the framework of the common ATLAS DAQ infrastructure.

The detector is described as a hierarchy of segments and partitions Each segment corresponds to a controller application each implementing a common set of state transition.

In particular the controllers managing VME crates are implemented in the ROD Crate DAQ (RCD) framework, providing interfaces to the DAQ software infrastructure (configuration DB, messages, OH...)

The detector specific developers must provide plugins to control the HW components (RODs, TIM...) and the RCD propagates the state transitions to the plugins

21 February 2007

Mauro Donega - 11<sup>th</sup> Vienna Conference on Instrumentation

### First Evidence of Cosmics...



#### **Modules Timing**

#### Random Triggers

#### **Cosmics Triggers**



### Cosmics Data Analysis



Mauro Donega - 11th Vienna Conference on Instrumentation

### **Cosmics Data Analysis**



### **First Alignment Studies**

Use the overlap between adjacent modules to derive the relative alignment between modules.



There are > 10% overlap between adjacent modules with dz = 4.2 mm. The extrapolation in z produces a negligible error (<1 $\mu$ m in x and < 5  $\mu$ m in y)

The module is described as a rigid body in the disk plane:

- Shift in  $X_0$  in local X
- Shift in  $Y_0$  in local Y
- Shift in  $Z_0$  in local Z
- Rotation  $\alpha_0$  along Z axis

### **First Alignment Studies**



Mauro Donega - 11th Vienna Conference on Instrumentation

### **ATLANTIS event display**



### Conclusions

System Test:

- The system test on 10% of the detector is completed
- Intense debug has been done on many different items giving precious feed back
- DCS, calibration and data taking software are well advanced
- The preliminary studies on cosmics data confirm MC expectations

#### The dedicated effort of many persons made the system test a SUCCESS

Detector status:

- Integration is well advanced
- EndCaps and Barrels are mounted on the beam pipe
- Next steps: service quarter panels integration and connectivity test

#### We will be ready to lower the detector in early June

### BACKUP

### 40 Mbit optolink tuning

Phase space: [VISet]x[Threshold]x[RXdelay]x[MSR]x[temperature]

**Procedure:** 

•THR RXdel scan at different VISet -> find best VISet VISet one value /optoboard looking at EFR area

•Find the best THR/Rxdel for each channel

Two scanning engines:

Pseudo-Random

(sensitive to slow turn on effects)

Periodic



### **VISet BER dependence**



### **Temperature dependence**









### VCSel Slow Turn On



21 February 2007

Mauro Donega - 11th Vienna Conference on Instrumentation

### 80 Mbit optolink tuning

Phase space:

[VISet]x[Threshold]x[RXdelay]x[V0]x[MSR]x[temperature]

Procedure:

- •Fix best VISet/threshold (40 Mbit tuning)
- •Scan V0\_RXdelay find the optimal point
- •V0=0 is typically the optimal value (V0 is one value /BOC)



# Example of problematic channels at 80 Mbit

