# Electronics, Trigger and Data Acquisition Summer Student Programme 2014, CERN Part 2 W.Vandelli CERN/PH-ADT Wainer.Vandelli@cern.ch # DAQ & Trigger # Basic DAQ: periodic trigger - → Measure temperature at a fixed frequency - →ADC performs analog to digital conversion - our front-end electronics - → CPU does readout and processing # Basic DAQ: periodic trigger - → Measure temperature at a fixed frequency - → The system is clearly limited by the time to process an "event" - $\rightarrow$ Example $\tau$ =1ms to - ADC conversion+CPU processing+Storage - → Sustain ~1/1ms=1kHz periodic trigger rate # What is a "trigger"? - → A "trigger" is a system that rapidly decides, based on "simple" criteria, if an interesting event took place, initiating the data-acquisition process - → <u>Simple, rapid, selective</u> are the trigger keywords - → Relative parameters that depend on the operating conditions - in a multi-level trigger system the last level is normally way slower and more complex than the first one The oscilloscope trigger does exactly this. Informs the instrument to initiate the internal signal acquisition and visualization # Basic DAQ: physics trigger - Measure β decay properties - → Events are asynchronous and unpredictable - need a **physics** trigger - → Delay compensates for the trigger latency - time needed to reach a decision # Basic DAQ: real trigger # Basic DAQ: real trigger & busy logic - → Busy logic avoids triggers while processing - → Which (average) DAQ rate can we achieve now? - reminder: τ=1ms was sufficient to run at 1kHz with a clock trigger # DAQ Deadtime & Efficiency (1) Define $\nu$ as average DAQ frequency $$\nu\tau\to {\rm DAQ}$$ system is busy - $(1-\nu\tau)\to {\rm DAQ}$ system is free $$f(1 - \nu\tau) = \nu \to \nu = \frac{f}{1 + f\tau} < f$$ $$\epsilon = \frac{N_{saved}}{N_{tot}} = \frac{1}{1 + f\tau} < 100\%$$ - → Define DAQ <u>deadtime</u> (d) as the time the system requires to process an event, without being able to handle other triggers. In our example d=0.1%/Hz - → Due to the fluctuations introduced by the stochastic process the efficiency will always be less 100% - in our specific example, d=0.1%/Hz, f=1kHz → $\nu$ =500Hz, $\epsilon$ =50% # DAQ Deadtime & Efficiency (2) - → If we want to obtain $v\sim f$ ( $\epsilon\sim 100\%$ ) $\to$ f $\tau<<1$ $\to$ $\tau<<\lambda$ - f=1kHz, $\epsilon$ =99% $\rightarrow \tau$ <0.1ms $\rightarrow 1/\tau$ >10kHz - →In order to cope with the input signal fluctuations, we have to over-design our DAQ system by a factor 10. This is very inconvenient! Can we mitigate this effect? #### Basic DAQ: De-randomization ## De-randomization: queuing theory - We can now attain aFIFO efficiency~100% with τ~λ - moderate buffer size Analytic calculation possible for very simple systems only. Otherwise simulations must be used. #### De-randomization: summary → Almost 100% efficiency and minimal deadtime are achieved if - ADC is able to operate at rate >>f - data processing and storing operates at ~f - → The FIFO decouples the low latency front-end from the data processing - minimize the amount of "unnecessary" fast components - → Could the delay be replaced with a "FIFO"? - analog pipelines → Heavily used in LHC DAQs #### Basic DAQ: collider mode - → Particle collisions are synchronous - → Trigger <u>rejects</u> uninteresting events - → Even if collisions are synchronous, the triggers (i.e. good events) are unpredictable - De-randomization is still needed # Scaling up: Network & Bus #### Basic DAQ: more channels ## Readout Topology → Reading out or building events out of many channels requires many components → In the design of our hierarchical data-collection system, we have better define "building blocks" example: readout crates, event building nodes, ... Two main classes: bus or network ## Readout Topology → Reading out or building events out of many channels requires many components → In the design of our hierarchical data-collection system, we have better define "building blocks" - example: readout crates, event building nodes, ... #### Buses - → Examples: VME, PCI, SCSI, Parallel ATA, ... - local, external, crate, long distance - → Devices are connected via a shared bus - bus → group of electrical lines - sharing implies arbitration - → Devices can be master or slave → Device can be addresses (uniquely identified) on the bus #### **Bus facts** #### → Simple ✓ - fixed number of lines (bus-width) - devices have to follow well defined interfaces - mechanical, electrical, communication, ... #### → Scalability issues X - bus bandwidth is shared among all the devices - maximum bus width is limited - maximum bus frequency is inversely proportional to the bus length - maximum number of devices depends on the bus length #### **Bus facts** #### → Simple ✓ - fixed number of line - devices have to foll - Mechanical, election #### → Scalability issues X - bus bandwidth is sl - maximum bus widt On the long term, other "effects" might limit the scalability of your system bus length #### **Network** - → Examples: Ethernet, Telephone, Infiniband, ... - → All devices are equal - → Devices communicate directly with each other - no arbitration, simultaneous communications - Device communicate by sending messages - → In switched network, switches move messages between sources and destinations - find the right path - handle "congestion" (two messages with the same destination at the same time) - would you be surprised to learn that buffering is the key? #### **Network** - → Examples: Ethernet, Telephone, Infiniband, ... - → All devices are equal - → Devices communicate directly with each other - no arbitration, simultaneous communications - → Device communicate by sending messages - Thanks to these characteristics, networks do scale well. They are the backbones of LHC DAQ systems - find the ri - handle "congestion" (two messages with the same destination at the same time) - would you be surprised to learn that buffering is the key? # **Modular Electronics** #### **Modular Electronics** - → Standard electronics "functions" implemented in well-defined "containers" - re-use of generic modules for different applications - limit the complexity of individual modules → reliability & maintainability - easy to upgrade to newer versions - profit from commercially available "functions" - "Containers" are normally well-defined standards defining mechanical, electrical, ..., interfaces - "easy" design and integrate your own module - → Historically, in HEP, modular electronics was bus-based - currently in a mixed phase ... Allow building your own dataacquisition system just connecting predefined functions → Fast & Efficient #### NIM - →NIM (1964) - "Nuclear Instrumentation Modules" - →NIM modules usually - do not need software, are not connected to PCs - implement logic and signal processing functions - Discriminators, Coincidences, Amplifiers, Logic gates, ... - → Typically implement basic Trigger and Busy system New modules still appear on the market Very diffused in medium-sized HEP experiments Found in the counting rooms of LHC experiments #### **VMEbus** - → VMEbus: modules communicate via a "backplane" - electrical, mechanical and communication protocols - → Choice of many HEP experiments - relatively simple protocol - a lot of commercially available functions - → More than 1000 VMEbus crates at CERN # Other (arising) standards → PCI-based → We know buses have limited scalability. Can we have "network-based" modular electronics? - → VXS → essentially VME plus switched interconnectivity - → ATCA and derivatives - standard designed for telecom companies - high-redundancy, data-throughput, high power density - being used for LHC upgrade programs