A Large Ion Collider Experiment



# **ALICE Upgrade Progress**

W. Riegler, LHCC, Sept. 23rd, 2014

### **ALICE Upgrade Strategy**



- High precision measurements of rare probes at low  $p_{T_{r}}$  which cannot be selected with a trigger, require a large sample of events recorded on tape
- Target: Recorded Pb-Pb recorded luminosity  $\geq 10 \text{ nb}^{-1} \Rightarrow 8 \times 10^{10} \text{ events}$

Gain a factor 100 in statistics over the Run1+Run2 programme and significant improvement of vertexing and tracking capabilities

- I. Upgrade the ALICE readout systems and online systems to
- read out all Pb-Pb interactions at a maximum rate of
  50kHz (i.e. L = 6x10<sup>27</sup> cm<sup>-1</sup>s<sup>-1</sup>), with a minimum bias trigger
- Perform online data reduction based on reconstruction of clusters and tracks (tracking used only to filter out clusters not associated to reconstructed tracks)
- II. Improve vertexing and tracking at low  $p_T \rightarrow New ITS$

# **ALICE Upgrade**

New Inner Tracking System (ITS)

- improved pointing precision
- less material -> thinnest tracker at the LHC

Time Projection Chamber (TPC)

- new GEM technology for readout chambers
- continuous readout
- faster readout electronics

Data Acquisition (DAQ)/ High Level Trigger (HLT)

- new architecture
- on line tracking & data compression
- 50kHz Pbb event rate

Muon Forward Tracker (MFT)

- new Si tracker
- Improved MUON pointing precision

MUON ARM • continuous

> readout electronics

(c) by St. Rossegger

TOF, TRD

• Faster readout

New Trigger Detectors (FIT)

### **Long Term Schedule**



ALICE will operate beyond LS3 in the HL-LHC era

### **ALICE LS2 Scope**

# The approved LS2 upgrade is detailed in 5 Technical Design Reports

- ITS
- Readout and Trigger System
- TPC (under review)
- MFT (Nov. 2014)
- Online Offline System (Jun. 2015)



# **ALICE Upgrade**

New Inner Tracking System (ITS)

- improved pointing precision
- less material

Muon Forward Tracker (MFT)

- new Si tracker
- Improved MUON pointing precision

**MUON ARM** 

•

continuous

electronics

readout

#### Time Projection Chamber (TPC)

- new GEM technology for readout chambers
- continuous readout
- faster readout electronics

#### Data Acquisition (DAQ)/ High Level Trigger (HLT)

- new architecture
- on line tracking & data compression
- 50kHz Pbb event rate

TOF, TRD

Faster readout

New Trigger Detectors (FIT)

23/09/2014

(c) by St. Rossegger

### Status of ITS CMOS Pixel Sensor

External layout

- dimensions and position of IO-pads defined
- Interface communication protocol defined

Internal Architecture (two options)

- ALPIDE
  - Specs comply with Inner Barrel and Outer Barrel
  - Pixel Size: 28µm x 28µm Integration time: ~4µs
  - Power density: 40 mW/cm<sup>2</sup>
- MISTRAL (more conservative approach)
  - Specs optimized for OB (L3-L6) but does not comply with Inner Barrel
  - Pixel Size: 36μm x 62μm Integration time: ~20 μs
  - Power density: ~ 100 mW/cm<sup>2</sup>
- Full scale prototype of ALPIDE and MISTRAL are currently being characterized in the laboratory and test beam
- Preliminary results (see following slides) very encouraging

### pALPIDEfs – A full-scale prototype of ALPIDE

- Dimensions: 30mm x 15 mm
- About 0.5 M pixels 28µm x 28µm
- 40 nW front-end (4.7mW / cm<sup>2</sup>)
- Allows reverse substrates bias to increases depletion volume
- 4 sectors with different pixels



#### Figure: picture of pALPIDEfs

| Sector | nwell<br>diameter | Spacing | pwell<br>opening | Reset |
|--------|-------------------|---------|------------------|-------|
| 0      | 2 µm              | 1 µm    | 4 µm             | PMOS  |
| 1      | 2 µm              | 2 µm    | 6 µm             | PMOS  |
| 2      | 2 µm              | 2 µm    | 6 µm             | Diode |
| 3      | 2 µm              | 4 µm    | 10 µm            | PMOS  |



- In-matrix sparsification using priority-encoder logic
- No high-speed output link in this version

### pALPIDEfs – measurements at PS test beam



- Four weeks of test beam at the PS (5 7 GeV pions)
- Telescope based on a stack-up of 6 or 7 layers of pALPIDEfs
- Tested both thinned (50 $\mu$ m) and thick (450 $\mu$ m) chips
- OV and 3V reverse substrate bias (measurem. at -6 V and after irradiation ongoing)
- Comprehensive characterization will continue at PS and in October at SPS

### pALPIDEfs – measurements at PS test beam



### FSBB-M0 – Full Scale Building Block of MISTRAL

FSBB-MO (Full Scale Building Block Mistral 0)

- About 1/3 of a complete sensor (approx. 9mm x 17mm)
- 416 x 416 pixels of 22μm x 33μm (final chip 36μm x 62μm)
- 40µs integration time
- Full chain working (front-end, discr., zero suppression)
- 25 sensors characterized showing similar noise perfor.
- Test beam measurements at SPS in October



Figure: Two FSBB M0



TN = 0.87mV

FPN = 0.55mV

# **ALICE Upgrade**

New Inner Tracking System (ITS)

- improved pointing precision
- less material -> thinnest tracker at the LHC

Time Projection Chamber (TPC)

- new GEM technology for readout chambers
- continuous readout
- faster readout electronics

Data Acquisition (DAQ)/ High Level Trigger (HLT)

- new architecture
- on line tracking & data compression
- 50kHz Pbb event rate

**Muon Forward Tracker (MFT)** 

- new Si tracker
- Improved MUON pointing precision

MUON ARM

 continuous readout

electronics

(c) by St. Rossegger

TOF, TRD

• Faster readout

New Trigger Detectors (FIT)

### **Muon Forward Tracker (MFT)**

The primary goal of the Muon Forward Tracker (MFT) is to measure muon tracks in the ALICE muon spectrometer acceptance with high precision vertexing in the interaction point area.

The MFT is a silicon pixel tracker complementing the acceptance of the ALICE upgraded Internal tracking system (ITS) and covering most of the acceptance of the muon spectrometer 2.5< $\eta$ <3.6.

The MFT detector is placed inside the ITS outer barrel, between the ITS inner barrel and the frontal absorber and surrounding the ALICE vacuum beam-pipe.



### **Muon Forward Tracker (MFT)**

Common Silicon Sensor with ITS (15 mm x 30 mm)

Polyimide Flex Printed Circuit with Al strips.

HIC consisting in 1-5 sensors bonded to the sensor via the Laser technology developed by the ITS group.

Each disk: Two detection planes, a disk spacer, a disk support and 2 PCB.

Each detection plane consisting ladders (MFT HIC glue two a stiffener).

Two option for sensor cooling begin considered:

- Air cooling
- Water cooling with polyimide cooling water pipes embedded in the disk spacer.



For a sensor consumption of 50 (30) mW/cm<sup>2</sup> the total power dissipated by the MFT sensors is 290 (180) W.

# **ALICE Upgrade**

New Inner Tracking System (ITS)

- improved pointing precision
- less material -> thinnest tracker at the LHC

#### TPC

- new GEM technology for readout chambers
- continuous readout
- faster readout electronics

Data Acquisition (DAQ)/ High Level Trigger (HLT)

- new architecture
- on line tracking & data compression
- 50kHz Pbb event rate

Muon Forward Tracker (MFT)

- new Si tracker
- Improved MUON pointing precision

**MUON ARM** 

•

continuous

readout electronics

(c) by St. Rossegger

TOF, TRDFaster readout

New Trigger Detectors (FIT)



#### 4GEM small prototypes

#### present status



#### 4GEM small prototypes – ET3 gap dependence



no dependence on the ET3 gap



### 4GEM small prototypes – GEM alignemnt



- Optical transparency exhibits interference pattern in parallel GEM orientation



- · two foils put on top here
- may lead to non-uniformities of GEM characteristics

A Large Ion Collider Experiment

# ALICE

#### 4GEM small prototypes – GEM alignemnt

- 90° orientation leads to random alignment



- Random alignment prefered in terms of uniform detector response
- quantitative studies ongoing

![](_page_18_Figure_8.jpeg)

![](_page_19_Picture_2.jpeg)

### Discharge studies – update

Discharge probability is comparable (or possibly better) than the one for ,standard' GEM settings.

Tests with MIPs in Nov./Dec. testbeam

![](_page_19_Figure_6.jpeg)

|                                                                                                 | S-LP-LP-S                |                          |                         |                         |                              |  |
|-------------------------------------------------------------------------------------------------|--------------------------|--------------------------|-------------------------|-------------------------|------------------------------|--|
|                                                                                                 | IBF = 0.6 %              | IBF = 0.6 %              | IBF =0.6%               | IBF =0.6 %              | IBF =0.6 %                   |  |
| SOURCE                                                                                          | σ <sub>E</sub> /E = 12 % | σ <sub>E</sub> /E = 12 % | σ <sub>E</sub> /E=12%   | σ <sub>E</sub> /E =12 % | σ <sub>E</sub> /E =12 %      |  |
|                                                                                                 | G = 1000                 | G = 2000                 | G =3300                 | G =4000                 | G =5000                      |  |
| <sup>241</sup> Am<br>rate = 11 kHz<br>drift gap = 80 mm                                         | < 1.1×10 <sup>-8</sup>   | < 1.5×10 <sup>-10</sup>  | < 7.1×10 <sup>-10</sup> |                         |                              |  |
| <sup>239</sup> Pu + <sup>241</sup> Am + <sup>244</sup> Cm<br>rate = 600 Hz<br>drift gap = 37 mm |                          | < 3.1×10 <sup>.9</sup>   |                         | ≈ 5×10 <sup>-9</sup>    | (1.8 ± 1.1)×10 <sup>-8</sup> |  |

A Large Ion Collider Experiment

### 4GEM IROC prototype

- 4 single-mask GEMs: S-LP-LP-S configuration
- Prototype ready in August 2014
- Commissioning with <sup>55</sup>Fe source
  - Baseline HV settings
  - Gain curve
  - Energy resolution ( $\sigma_{e}/E \approx 12\%$  at G=2000 w/o corrections)
- To do:
  - Gain scan with multi-channel readout
  - Stability studies with <sup>220</sup>Rn source
  - Install FEE for test beam
  - Readout commissioning Ne-CO<sub>2</sub>-N<sub>2</sub> (90-10-5)

![](_page_20_Figure_14.jpeg)

![](_page_20_Figure_15.jpeg)

![](_page_20_Picture_16.jpeg)

#### Testbeam: PS Nov. 2014, SPS Dec. 2014

![](_page_20_Picture_18.jpeg)

A Large for Collider Laperiment

#### detector concept:

- pre-stretched Micromegas (400 LPI) with pillars and a spacer frame (128 μm) glued on top of a spare IROC alubody+padplane (same as for 4GEM IROC)
- 2 standard (pitch = 140  $\mu$ m) IROC GEMs mounted (screwed/glued) on top

Pad Plane

#### planned for the test-beam campaign for a direct comparison with 4GEM IROC

#### status:

#### alu-body + pad plane:

- wires and frames removed, feed-throughs drilled
- pad plane polished and cleaned

#### GEMs

framed

#### mesh gluing

- 1<sup>st</sup> attempt in August: short developed after gluing → grounding area surrounding the pad plane has been removed
- 2<sup>nd</sup> attempt in September: second mesh has been produced and is now being installed in CERN lab

#### Testbeam: PS Nov. 2014, SPS Dec. 2014

![](_page_21_Picture_16.jpeg)

![](_page_21_Picture_17.jpeg)

2 mm

4 mm

50 - 150 µm

### **TPC Momentum Resolution**

# ALICE

### Simulation

![](_page_22_Figure_4.jpeg)

# **ALICE Upgrade**

New Inner Tracking System (ITS)

- improved pointing precision
- less material -> thinnest tracker at the LHC

Time Projection Chamber (TPC)

- new GEM technology for readout chambers
- continuous readout
- faster readout electronics

Data Acquisition (DAQ)/ High Level Trigger (HLT)

- new architecture
- on line tracking & data compression
- 50kHz PbPb event rate

Muon Forward Tracker (MFT)

- new Si tracker
- Improved MUON pointing precision

#### MUON ARM • continuous

readout electronics

(c) by St. Rossegger

TOF, TRDFaster readout

New Trigger Detectors (FIT)

![](_page_24_Picture_0.jpeg)

### **TDR Schedule**

![](_page_24_Picture_2.jpeg)

- November '13: Table of Contents, Editorial Committee (EC) membership
- December '13: List of contributions from the CWGs
- Feb '14 List of all plots, tables and text skeleton
- Apr '14: Draft 0 of the text for review inside CWGs
- May '14: Draft 1 for review inside EC
- 4<sup>th</sup> July '14: Draft 2 for review inside EC
- 1<sup>st</sup> Sep '14: Draft 3 for review inside EC (week 22 September)
- 24<sup>th</sup> -26<sup>th</sup> Sep '14: EC review
- Jan '14: Draft 4 for review inside O<sup>2</sup>
- Feb '14: ALICE internal review
- Mar' 15: early: Final version for editing mid : Circulate TDR to the ALICE collaboration
- Apr '15: end: Submission TDR to LHCC 29 (1 month before)
- Jun '15 : LHCC meeting

![](_page_25_Picture_0.jpeg)

![](_page_25_Picture_1.jpeg)

### **Key technical milestones**

- Activities in progress
  - Overall architecture and design
  - Computing platform benchmarks
  - Computing system simulation
  - Software framework prototype (Alfa testbed)
    - Refines dataflow functionalities
    - Data distribution and load balancing studies
    - Implement the first version of Run3/4 raw data format and use it for the simulated data
    - Test existing HLT algorithms
    - Used to compare design options and technical solutions
  - TDR writing
- TBD
  - Decide on the options to be selected and those which will be left open in the TDR

![](_page_26_Picture_0.jpeg)

# **ALICE Upgrade**

![](_page_26_Picture_2.jpeg)

**MUON ARM** 

•

continuous

electronics

readout

New Inner Tracking System (ITS)

- improved pointing precision
- less material -> thinnest tracker at the LHC

Muon Forward Tracker (MFT)

- new Si tracker
- Improved MUON pointing precision

#### Time Projection Chamber (TPC)

- new GEM technology for readout chambers
- continuous readout
- faster readout electronics

#### Data Acquisition (DAQ)/ High Level Trigger (HLT)

- new architecture
- on line tracking & data compression
- 50kHz Pbb event rate

TOF, TRD

• Faster readout

New Trigger Detectors (FIT) (c) by St. Rossegger

23/09/2014

![](_page_27_Picture_0.jpeg)

### **Fast Interaction Trigger (FIT)**

![](_page_27_Picture_2.jpeg)

#### Upgraded Quartz Cherenkov (T0+) and Plastic Scintillator (V0+)

![](_page_27_Figure_4.jpeg)

- <u>New</u> sensor: MCP-PMT
- <u>Larger</u> acceptance
- More channels T0  $\rightarrow$  2 x 12 x 1 = 24
  - $T0+ \rightarrow 2 \times 20 \times 4 = 160$
- <u>Improved</u> readout

![](_page_28_Figure_0.jpeg)

![](_page_29_Picture_0.jpeg)

### **FIT: T0+ Prototypes**

![](_page_29_Picture_2.jpeg)

![](_page_29_Picture_3.jpeg)

1st prototype with amplifier on the detector

![](_page_29_Picture_5.jpeg)

2nd prototype with amplifier after 8m of cable.

![](_page_30_Picture_0.jpeg)

### FIT: T0+ Prototypes Teastbeam

![](_page_30_Picture_2.jpeg)

![](_page_30_Picture_3.jpeg)

![](_page_31_Picture_0.jpeg)

### **FIT: T0+ Time Resolution**

![](_page_31_Picture_2.jpeg)

![](_page_31_Figure_3.jpeg)

#### Excellent time resolution ! For TOF Time Zero and Vertex Selection

![](_page_32_Picture_0.jpeg)

### **FIT: V0+ Prototype**

![](_page_32_Picture_2.jpeg)

![](_page_32_Picture_3.jpeg)

- Improved light collection scheme
- Reduced fiber length between the scintillator and PMT
- New sensor MCP-PMT (T0+)
- New electronics & readout (fully based on T0+ solution)

# **ALICE Upgrade**

New Inner Tracking System (ITS)

- improved pointing precision
- less material -> thinnest tracker at the LHC

 TPC → SAMPA
 Continuou(/triggered) readout

Data Acquisition (DAQ)/ High Level Trigger (HLT)

- new architecture
- on line tracking & data compression
- 50kHz Pbb event rate

Muon Forward Tracker (MFT)

- new Si tracker
- Improved MUON pointing precision

### MUON ARM → SAMPA • continuous/triggere

d readout

(c) by St. Rossegger

TOF, TRDFaster readout

New Trigger Detectors (FIT)

![](_page_34_Picture_1.jpeg)

### SAMPA MPW1

- 3 ASICs
  - ASIC 1, 5 front-end channels
  - ASIC 2, ADC and SLVS driver
  - ASIC 3, 3 channels including DSP and read-out
- Submission June 2014
- Delivery Sept 2014
  - Cut and packaged

#### Top Floor-plan of the MPW1 chip

Area: 5mm X 5mm

![](_page_34_Picture_12.jpeg)

Figure : Top floor-plan of the chip which will be submitted in the next MPW.

![](_page_35_Picture_1.jpeg)

![](_page_35_Picture_2.jpeg)

![](_page_35_Figure_4.jpeg)

![](_page_36_Picture_1.jpeg)

### Test board design

- Design Cagliari (MCH institute ) for ASIC 1/2/3
- Test board 1 & 2 design finalized (Brazil), 3 in the pipeline (Cagliari)
- FPGA based read-out board (GBT – CRU emulator)
  - Bergen (TPC institute) for ASIC 3
  - Hardware finalized, Firmware under development

![](_page_36_Figure_8.jpeg)

![](_page_37_Picture_1.jpeg)

### SAMPA MPW2

- 32 channel full scale ASIC
- full layout presently under design
  - changes/adaptations after the of MPW1 possibly needed
  - building blocks can be changed in the lower hierarchy without changing top level

![](_page_37_Figure_7.jpeg)

### **Conclusions**

![](_page_38_Picture_1.jpeg)

Tests of full scale prototype for

ITS pixel chips are ongoing and very promising TPC readout chambers in Nov. and Dec. 2014 FIT MCPs were performed with very promising results

**SAMPA** 

MPW1 tests very soon Full scale SAMPA chip for MPW2 in preparation

TDR

for MFT in Nov. 2014 for O2 in Jun. 2015