A Time-to-Digital Converter Based on a Digitally Controlled Oscillator


Abstract – Typically, TDAQ systems of High Energy Physics experiments, require time measurements, for example in synchronization or calibration activities. Usually, mixed-signal design is used for the design of time measurement circuits, but in the recent past the research is also studying all-digital design, that have many advantages with respect to the previous approach.

In this work, we present a full-digital TDC application, based on a synthesizable DCO. The DCO design is technology-independent, it is described by means of a hardware description language and it can be placed and routed with automatic tools.

We present the TDC architecture, the DCO performances and the results on a preliminary prototype, implemented on a 130 nm ASIC.

Index terms — TDC, DCO.

I. INTRODUCTION

Typically, TDAQ systems of High Energy Physics experiments, require time measurements, for example in synchronization or calibration activities [1], [2]. Usually, mixed-signal design is used for the design of time measuring circuits, with analog and digital elements working together in the system [3], but in the recent past the research is also studying all-digital designs [4], [5], that have many advantages with respect to the previous approach.

Mixed signal designs can reach better performances, but they require a longer implementation and optimization time with respect to a full-digital design. Furthermore, an analog IP block cannot be easily ported into a new technology, while this can be easily done with digital IPs, in particular when the digital circuit is designed by using a synthesizable hardware description language (HDL), which can be used with automatic Place&Route tools.

In this paper, we present a full-digital TDC application, based on a synthesizable DCO, where the TDC measures the phase relationship between a 40 MHz reference clock and an input signal, with a programmable resolution (obtained by dividing the period of the reference clock in a programmable number of intervals, or steps), as sketched in fig.1.

![Phase relationship measured](image1)

**Fig. 1.** Phase relationship measured

II. ARCHITECTURAL IMPLEMENTATION

A simplified block scheme of the TDC architecture is shown in fig. 2.

![Simplified block diagram of the TDC](image2)

**Fig. 2.** Simplified block diagram of the TDC.

In fig. 3 the layout of the first prototype of the chip, which includes two DCOs and two TDCs is shown.

![ADV2 layout picture](image3)

**Fig. 3.** ADV2 layout picture.

The synthesizable DCO is controlled by a digital logic based on FSM, and an encoder, which sets the DCO output frequency clock, which is then used to drive a fast counter performing the phase measurement between the 40 MHz reference clock and the input signal. During calibration, DCO frequency is adjusted according with the comparison result between the Fast Counter output and the expected value depending on the resolution requested.

In fig. 3 the layout of the first prototype of the chip, which includes two DCOs and two TDCs is shown.

Manuscript received May 30th, 2016.

Alberto Aloisio, Raffaele Giordano and Paride Bifulco are with I.N.F.N. Sezione di Napoli and Università di Napoli “Federico II”, Dipartimento di Scienze Fisiche, Università di Monte S. Angelo, Via Cintia, I-80126 Napoli, Italy.

Vincenzo Izzo and Stefano Mastroianni are with I.N.F.N. Sezione di Napoli, Dipartimento di Scienze Fisiche, Università di Monte S. Angelo, Via Cintia, I-80126 Napoli, Italy.

Sandro Cadeddu, Luigi Casu, Adriano Lai and Angelo Loi are with I.N.F.N. Sezione di Cagliari, S.P. Sestu Km1, I-09042, Monserrato, Cagliari, Italy.

Fabrizio Ameli and Valerio Bocci are with I.N.F.N. Sezione di Roma1, P.le A. Moro, I-00185, Roma, Italy.

Corresponding author email: sandro.cadeddu@ca.infn.it
III. TEST DESCRIPTION AND RESULTS

In fig. 4 the experimental setup used for the test of the first prototype of the chip is shown.

A mixed-signal oscilloscope is used to measure the phase of the test signal w.r.t. the system clock (both taken on probe points on the board) and to register the TDC output. These data are acquired by a PC, where the TDC response is compared with the phase measured with the oscilloscope.

Tests are performed by setting the resolution required, by sending an input signal with a certain phase w.r.t. the 40 MHz master clock and spanning all the phase range.

For each test signal, the phase measured by the scope is compared with the TDC output.

IV. CONCLUSIONS

We proposed the architecture of a full-digital TDC, based on a synthesizable DCO, which will be used in the new readout chip that is under development for the Muon detector electronic upgrade in LHCb experiment at CERN.

REFERENCES