### 21st IEEE Real Time Conference - Colonial Williamsburg



Contribution ID: 583

Type: Poster presentation

# An FPGA-Driven Signal Generator for the Barrier Bucket System at COSY

Thursday, June 14, 2018 3:50 PM (15 minutes)

At the Cooler Synchrotron (COSY) in Juelich a barrier bucket RF system is used to manipulate the proton beam. Such a system can compensate the energy loss in the target and allows for a mostly constant intensity most of the time. The barrier bucket signal is a short pulse like a single sine period.

To provide this signal we developed a signal generator based on a XILINX ZC706 evaluation board.

The internal ARM processor is used for the communication over ethernet. Four wave forms are stored in memory tables with a width of twelve bit and a size of 256 words each. The selected table is read out synchronously with the revolution of the COSY beam. A 16 bit parallel input provides an additional amplitude information. The memory words and this amplitude are multiplied and then fed to an attached DAC to generate the analog signal.

The challenge was the variable frequency. The revolution frequency of COSY changes from about 0.4 MHz to about 1.6 MHz. With 256 data points per resolution the DAC is fed with a frequency in the range of 115 to 404 MHz.

Our understanding was always that the core frequency of an FPGA has to be constant and that PLLs follow frequency changes only slowly.

But we showed that we can increase the frequency from 128 MHz to 400 MHz within 200 ms without the internal PLL of the FPGA losing its lock.

## Description

FPGA

#### Institute

FZ Juelich

#### Speaker

Peter Wüstner

#### Country

Germany

#### Minioral

Yes

**Primary author:** Dr WÜSTNER, Peter (Forschungszentrum Jülich GmbH)

**Co-authors:** Dr BREITKREUTZ, Bernd (Forschungzentrum Juelich GmbH); Mr ETZKORN, Franz-Josef (Forschungszentrum Juelich GmbH); Mr KLEINES, Harald (Forschungszentrum Juelich); Mr RAMM, Michael (Forschungszentrum Juelich); Dr STASSEN, Rolf (Forschungszentrum Juelich GmbH); Prof. V. WAASEN, Stefan (Forschungszentrum Jülich GmbH)

Presenter: Dr WÜSTNER, Peter (Forschungszentrum Jülich GmbH)

Session Classification: Poster 2

Track Classification: Real Time System Architectures and Intelligent Signal Processing