

## User Logic Protocol Check Simulation

Ola S Grøttvik – 22<sup>nd</sup> September 2017





### **Features**

- Automatic configuration of User Logic via Avalon by provided config.txt using Avalon VVC
- Concurrent data injection with multiple GBT links by provided data\*.txt using GBT VVC
- Concurrent test of packet protocol on both User Logic Outputs
- Purpose: To be able to test various User Logic implementations and let each detector group provide their own realistic data streams and configuration
- Possible to extend the test to both check protocol AND data
- Assumption: User Logic will always have the same interface, with varying amount of GBT links





## Directory overview

```
config.txt
                                  - Contain instructions to configure User Logic
data0.txt
                                  - Contain data stream for link 0
data1.txt
                                  - Contain data stream for link 1, * can increase # links
README.md
                                  Compilation scripts
script
  - 1 compile src.do
                                  - Compilation of User Logic source. May be edited.
   - 2 compile util.do
  - 3 compile tb dep ex util.do
   - 4 compile tb.do
   - 5 simulate tb.do

    compile all and sim tb.do

   wave tb.do
sim
  - text_parse_pkg.vhd
   test pkg.vhd
                                  - Contain the test procedure. Easily configurable
                                  - Functions and procedures for parsing text files
    user logic tb.vhd
                                  - Instantiation of DUT, test sequencer, etc
```

\*NOTE\* – This directory is found as part of the simulation repository. The GBT VVC is located in another directory. The location of the user logic source is specified in common.ini.





## Configuration of User Logic

- Text file with fixed format
- Requires exact amount of bits
- TB will automatically write the values to the specified registers on startup
- No action occurs until after instructions are executed
- Parsing does not like extra lines, etc

FAILURE #1 \*\*\*
Trying to send undefined Avalon instructions! Check your config.txt file.

### Address Data





### **GBT Links**

- # of GBT Links specified with constant NUM\_GBT\_LINKS in user\_logic\_tb.vhd. Default value=2
- One data file for each link
- Requires exact amount of bits
- Parsing is done for all links before transmission starts automatically when configuration is completed

#### GBT Data Words





# Steps for running

- Modify common.ini to point to User Logic source directory
- Add all source files to 1\_compile\_src.do
  - If the given User Logic requires other libraries, the compilation of these libraries may also be done from this file
- Provide config.txt and a given number of data\*.txt files
- Select value for NUM\_GBT\_LINKS constant
- Run with: vsim -do compile\_all\_and\_sim\_tb.do





UNIVERSITY OF BERGEN

