# The analog front-end for the Si-Li tracker of the GAPS experiment to search for Dark Matter

FEE 2018

**M. Manghisoni**, L. Fabris, L. Ratti, V. Re, E. Riceputi, M. Sonzogni, S. Zucca May 24, 2018

University of Bergamo University of Pavia INFN Pavia Oak Ridge National Laboratory



### General AntiParticle Spectrometer

- One of the great unanswered questions in physics and astronomy concerns the properties and composition of dark matter
- A very promising indirect signature of dark matter are cosmic ray antideuterons

#### General AntiParticle Spectrometer (GAPS):

- is a balloon-borne experiment designed to search for Cold Dark Matter
- searches for the low energy antideuterons (<3GeV/n) produced in the annihilation of CDM particles in the galactic halo
- Prototype flight (pGAPS) in 2012 @ Taiki, JAXA balloon facility in Japan

Final balloon flight from McMurdo Station Antarctica in 2020 (launch approved by NASA)



pGAPS balloon filling

#### The GAPS collaboration



The project is funded by NASA, JAXA, INFN

### The instrument

#### TOF plastic scintillators

- outer TOF: 3.6×3.6m<sup>2</sup>, 1.5m height
- inner TOF: 1.6×1.6m<sup>2</sup>, 1m height
- 1m b/w outer and inner TOFs
- 500 ps timing resolution
- 16.5 cm wide plastic paddles
- PMT on each end

#### Si(Li) detectors

- 12×12 Si(Li) wafers
  - 4 inch diameter
  - 2.5mm thickness
  - segmented into 8 (or 4) strips
- 10 layers with 10 cm spacing → 3D particle tracking
- 4 keV energy resolution
- dual channel electronics
  - X-ray: 20 80 keV
  - charged particles: 0.1-50 MeV





# Antiparticle identification with GAPS



#### An antiparticle slowed by the atmosphere

- passes through the TOF system (which measures particle velocity)
- Loses energy in layers of Si(Li) targets/detectors
- Stops, forming exotic excited atom
- Atom de-excites, emitting X-rays
- Remaining nucleus annihilates, emitting pions and protons

#### 3 techniques to uniquely identify antideuterons

- $\cdot\,$  time of flight, depth sensing and dE/dx loss
- simultaneous detection of X-rays
- multiplicity of pions, protons and other particles emitted from the nuclear annihilation

# The lithium-drifted silicon Si(Li) detector





#### Si(Li) detectors provides

- active regions that can be made both large in area and deep in thickness
- 4 keV energy resolution necessary to distinguish X-rays from anti-*p* or anti-*D* exotic atoms

#### The baseline GAPS design requires

• 12×12 wafers

4inch diameter

- 10 layers
- 1440 detectors
- 11520 channels

- 2.5 mm thick
- 8 strips

pGAPS used a discrete amplifier for detector readout

Goal: ASIC design for the final 2020 flight

## Main requirements for the front-end electronics

- Modular structure:
   4 sensors per module
   1 ASIC per module
- · Channels per ASIC: 32
- Operating temperature: -40 °C
- Power dissipation: <10 mW/channel
- Signal polarity: electrons
- Dynamic range: 10 keV-50 MeV
- Analog Resolution: 4 keV (FWHM)
- Threshold: 10 keV
- Detector leakage current: 5-10 nA (50 nA for tests at higher temperature)



### Readout channel block diagram



- Design performed in 180 nm CMOS technology
- One 11-bit hybrid SAR ADC per ASIC
- The channel can be operated either in triggered or self-triggered mode

#### **Charge Sensitive Amplifier**



| Main design features |          |
|----------------------|----------|
| Bias                 | 1.8 V    |
| V <sub>DD</sub>      |          |
| Input device         | 2000/0.5 |
| W/L                  |          |
| Input bias           | 2.0 mA   |
| I <sub>D</sub>       |          |
| Power                | 4.0 mW   |
| consumption          |          |
| Feedback device      | 240/6    |
| W/L                  |          |
|                      |          |

- Architecture: active folded cascode (with local feedback) loaded by an active cascoded load
- Sensitivity: dynamic compression with MOS capacitor
- Reset: performed by a time continuous feedback implemented with a Krummenacher network

### CSA response and dynamic range



- Charge sensitivity:
  - High gain region: 230  $\mu$ V/keV (C<sub>f</sub>=190 fF)
  - Low gain region: 3.0  $\mu$ V/keV (C<sub>f</sub>=14.5 pF)
- Dynamic range: the CSA covers the full dynamic range of 50 MeV
- Rise time: t<sub>r</sub><15 ns

### Improved charge restoration network

Krummenacher network to comply with the high detector leakage current

- I<sub>leak</sub>=5-10 nA (detection at T=-40 °C)
- I<sub>leak</sub>=50 nA (test at higher T)



Additional degeneration resistance  $R_K$ 



#### Effect of process variations

CSA sensitivity is affected by process parameters variation throughout

- the feedback device itself
- the CSA input device (which sets the input voltage)



#### Mitigation of process variations effects

The effect of process parameters variation has been strongly mitigated by generating  $V_{ref}$  in a way which follows the variations of the amplifier input node



### Time invariant filter



- Unipolar semi-Gaussian (RC<sup>2</sup> CR) shaping function  $\rightarrow t_p$ =2 $\tau$
- Peking time selection (3 bit): obtained by switching capacitances  $C_1$ ,  $C_2$ ,  $C_p$  and  $C_i$  in order to keep constant the ratios:

$$\frac{C_2}{c_1}$$
 and  $G_f = \frac{C_2}{t_p}$  1

#### Filter performance



• The filter introduces a gain of 1.5 almost independent of the peaking time

#### Threshold generator

- A threshold circuit converts the single-ended signal at the output of the shaping section to a differential signal
- A differential threshold voltage is used to avoid possible crosstalk



The differential voltage applied at the discriminator input is

$$V_{Th-Out1} - V_{Th-Out2} = V_{TH} - V_{Sh}$$

where  $V_{TH} = V_{TP} - V_{TN}$  and  $V_{S0}$  is a constant DC voltage

16

# Discriminator

A comparator is used to discriminate the amplified pulse

- Two stage operational amplifier
- small positive feedback is applied to produce a regenerative action
- $\cdot \,$  small hysteresis  $\rightarrow$  avoids re-switching induced by noise

The same scheme is used for the HIT and ZC comparator





#### Single-ended to differential Sample & Hold



- Provides the differential signal to the 11-bits ADC
- Class AB output stage  $\rightarrow$  rail-to-rail output range
- Introduces an additional 2.7 gain



#### Overall channel time response



100 keV input signal

#### Overall channel performance



0.2

0.2

0.1

Power [mW]

 $\cdot$  Low gain region: 15  $\mu$ V/keV

#### Power consumption:

- Analog channel: 7.2 mW ×11520≈83 W
- System: ≈150 W

S&H

Total Power

7.2 mW/Channel

#### **Noise Performance**



- ENC increases with  $t_p$  due to the detector leakage current shot noise
- The required resolution of 4 keV can be obtained only with the 8 strips option
- The minimum is obtained with  $t_p$  in the range 0.5-0.8  $\mu$ s

# Minimum threshold setting

The comparator threshold has to satisfy the following condition

$$Q_{th,min} \ge Q_{th,nhr} + Q_{th,disp} = ENC \sqrt{2 \cdot ln\left(rac{f_0}{f_{n,max}}
ight)} + \lambda \left(n_{ch,max}
ight) \cdot rac{\sigma_{V_{Th}}}{G_Q}$$

- *f*<sub>0</sub> is the noise hit rate at zero threshold
- ENC is the equivalent noise charge
- +  $\sigma_{V_{Th}}$  is the standard deviation of the threshold dispersion
- G<sub>Q</sub> is the charge sensitivity
- *n<sub>ch,max</sub>* is the maximum acceptable fraction of hot channels



To set the minimum threshold at 10 keV a fine trimming of the threshold with a local 3 or 4-bit DAC will be implemented<sup>1</sup>

<sup>&</sup>lt;sup>1</sup> L. Ratti, A. Manazza, "Optimum Design of DACs for Threshold Correction in Multichannel

### Conclusions

A FE channel for the readout of the Si(Li) detectors of the GAPS experiment has been designed in a 180 nm CMOS technology

A first prototype of the full readout ASIC with 32 channels will be submitted for fabrication by July 2018

The submission of the final ASIC is foreseen by the end of 2018

