

# High-Speed Electrical Links on Low Mass Cables for CMS Inner Tracker Phase-2 Upgrade

Sadia Khalil for the CMS Collaboration Department of Physics and Astronomy, University of Kansas skhalil@ku.edu



### Abstract

For the High Luminosity-LHC, the CMS Inner Tracker with 2x10<sup>9</sup> pixels is designed to deliver data from readout chips using 6680 electrical links at 1.28 Gbps. We present the design and performance of these low-mass, high bandwidth electrical links that will transfer the data from readout chips to low power gigabit transceivers. The transceivers will further send the serialized data at a rate of 10 Gbps through optical links to the Tracker backend electronics.

# **Physical & Mechanical Properties**

- Visual inspection : Picture and video records before & after tests
- Radiation tolerance : Irradiate with gamma and proton sources
- Thermal cycling : -50 C to 25 C
- Layout and designs :



# **Bit Error Rate Test**

- With PRBS7 differential signal from KC705 board, observed **0** errors/10<sup>13</sup> bits @ 1.25 Gbps for both FPC and TP cables
- Study the BERT with signal transmit from RD53A @ 1.28 Gbps, received on LpGBT



### Introduction

The present **CMS Tracker** cannot sustain the implied radiation levels and data rates of the High Luminosity-LHC. Therefore, it has to be completely replaced by the end of Run-3 in 2023.



Port cards locations on the Service Cylinder

• Mechanical Stress : Bending, twisting, stacking

### **Electrical Properties**

• DC resistance : 1.4 (4)  $\Omega/m$  for TP (FPC) first prototype cables • Cross talk : 5-10% for 1 and 1.4 m TP cables, 7% for 1 m FPC cables



- Eye Diagrams \*
- Vector Network Analysis \*
- Bit Error Rate (BERT) \*

counting Setup with LpGBT and RD53A at 1.28 Gbps program



- Equalization parameter on the LpGBT is controlled by 2 bits
- Phase sampling over 1.5 × the clock cycle (1.28 GHz) at 15 points
- PRBS7 bit stream of length 10<sup>8</sup> bits from RD53A
- For several phase points the BERT is ~0

#### 1.4 m long TP

Ph09 0.00E+0.0.00E+0.00E+0.00E+0 1.66E-

### **Prototypes & Design Goals**

### **Prototypes: Cu cables**

### Flat Printed Circuit









### **Eye Diagram**

• How does the cable length impact signal at 1.28 Gbps rate?

#### PRBS7 signal generated with FPGA at 1.25 Gbps



20 cm long TP



1.4 m long TP

• Are the ROC drivers tuned to provide adequate signal?

PRBS7 signal generated with RD53A at 1.28 Gbps



### Vector Network Analysis

- S-parameters/Impedance
- Time Domain Reflectometry



#### PRBS7 signal from a pulse generator at 1.28 Gbps



36 AWG

 Low Mass : 0.3 - 1.2 g/m Signal readout @1.28 Gbps for lengths up to 1.4 m • Radiation hard : up to 1.5 GRad for 10 years of operation Total number : ~ 7K readout / 4K control links

### Acknowledgement

Testing was performed at the University of Kansas and CERN. Funding from the National Science Foundation supported this work.

Thanks to RD53A collaboration and the LpGBT development group at CERN for their conceptual

and technical support.

