## A Level1 MEO-Pixel Muon Trigger for HL-LHC

M. Maggi, U/INFN Bari, It S. Calzaferri and M. Ressegotti, U/INFN, Pavia, It C-S. Moon and J.Hong , KNU, Kr A. Savoy-Navarro, IRFU-CEA, U. Paris-Saclay, Fr

Thanks also to the work by J.Kim (SNU), J.Lee and H. Lee (KNU) on the electron Pixel-based L1 Trigger studies for HL-LHC which closely inspire the MEO-Pixel Seeding.

## Outline

- Introductory remarks on the L1 Pixel based trigger feasibility studies
- Feasibility studies on a L1 Pixel based Muon trigger using the ME0 as a seed.
- Preliminary ideas about the hardware possible implementation

## Introductory remarks

- A collaborative effort has very recently started between people working on the MEO detector and on the L1 Pixel based Trigger project
- The goal is to study the feasiblity and benefits of a Level 1 trigger combining the MEO with the Pixel informations.
- This is work in progress, still in the preliminary phase
- It closely follows the feasibility studies we already achieved for the electron *and especially the strategy we defined as PiXTRK (see next slides)*
- This trigger is a **seeded trigger:** the SEED is provided by the MEO.

## L1 Pixel based Muon trigger seeded by MEO: preliminary feasibility studies



- ME0 covers the **forward region** defined by:  $2.0 < \eta < 2.8$ 

- The Pixel disks can be matched with ME0 in this overall region and: especially in 2.4 <  $\eta$  < 2.8 not covered by the Outer Tracker <sup>29/11/18</sup> 5



The preliminary feasibility study presented here uses a sample of 2 M. single No PU muons based on CMSSW\_9\_3\_7 simulation framework. And the study is conducted within CMSSW\_10\_1\_5 framework.

## PiXTrK strategy applied to MEO Muons

#### 1) Selection of disks regions with highest efficiency;

Two regions in η are defined gathering each 4 disks. They correspond to a pixel efficiency of 100%. The pixels are chosen as being the closest ones to the MEO segment.



 $eff = \frac{\# of \ event \ passing \ me0 \ \& \ pixel}{\# of \ event \ passing \ me0}$   $\frac{\boxed{\text{Selection of pixel}}}{\text{Region 1}}$   $\frac{101, 102, 103, 104}{102, 103, 104}$ 

## PiXTrK strategy applied to MEO Muons (cont'd)

#### 2) Signal Windows: definition

- Define  $\Delta \phi$ ,  $\Delta \eta$  from vectors connecting ME0 segment, pixel hit and primary vertex.
- Signal window is measured by matching pixel track and ME0 segment.



The matching between MEO segment and the Pixel track segment is based on requesting clusters in 3 out of 4 disks

## PiXTrK strategy applied to MEO Muons (cont'd)

#### 3) $\Delta \eta \& \Delta \Phi$ Signal windows for ME0-pixel matching and pixel-pixel matching

- ME0-pixel matching SW and pixel-pixel matching SW are calculated by median value of Δφ, Δη according to gen-level Pt.
- Muon signal is determined to pass all signal window.





This trigger efficiency is very preliminary; it is just here as a proof of feasibility of the PiXTrK algorithm applied to the Muon case.

It To fully perform this trigger efficiency and Rate estimate, MEO MUST BE included within the CMSSW10 Simulation framework On our side we are ready to finalize these feasibility studies. 29/11/18

# Preliminary idea about the possible hardware implementation

To be combined: The FE/Readout ME0 detector system with the FE/Readout Pixel detector system within the defined **HL-LHC L1 Trigger architecture** 

## The ingredients to do it are:

# The Front End ASIC for Pixels at HL-LHC developed by RD53

With the following features embedded in:

- Clusterization
- A second fast level trigger included in its design, that can be used as LO or Region of Interest Fast trigger signal,
- Allowing to send the corresponding clusters to the upper level of the Pixel and L1 trigger architecture

## LO – Rol signal possibly included in the L1 overall trigger architecture for pixels & MTD

Slide from J. Brookes at the RAL Workshop, June 2018

## L0 Trigger

- Current L1 Trigger design assumes all sub-detectors included in L1T can produce trigger-primitives at 40 MHz
- However, it is conceivable that we could provide a L0 trigger to sub-systems that need this, eg. pixels or MTD
  - · Generate a trigger from calo/muon(/track?) information early in the chain
  - Send ROI information to pixel/MTD front-ends
  - Constraints arise from latency, internal L1 bandwidth & processing, and introduce new requirements on DAQ/TCDS

### Muon-Track Matching Scenario A: defer to CORL1



### Muon-Track Matching Scenario B: integrate with MTF





Still in progress:

- Pixel ASIC seeded by L0 can quickly send the "Full address" => the location of the corresponding clusters & L0 correspondence (RoI)
- This information might be processed in the FED FPGA with a PiXTrK-like algorithm In order to reconstruct segments with their geographical address, to be sent to the End Cap Muon Track Finder?

## To conclude

- Matching the information of the MEO detector with the pixel disks that cover all the needed η region looks feasible and promising: to evaluate the benefits in terms of performances need to implement the MEO detector within the CMSSW10 framework.
- The corresponding PiXTrK algorithm is developed.
- The basic ingredients to construct a seeded L1 pixel-ME0 based Muon trigger are available both on the pixel FE ASIC and readout side as well as on the ME0 side
- Need a meeting with the experts to study how to make it feasible i.e. gather these different pieces
- The meeting will be prepared next week at CERN during the CMS week.