# THANK YOU FOR THE PARTICIPATION! ### A YEAR OF RAPID GROWTH 25X 40X ## EXPANDING VALUE FOR HPC CUSTOMERS #### Partnering With HPC Development Community MORE PERFORMANCE WITH SAME GPU ADDING NEW AND IMPROVED TOP APPLICATIONS # ANNOUNCING CUDA TO ARM **ENERGY-EFFICIENT SUPERCOMPUTING** NVIDIA GPU Accelerated Computing Platform On ARM Optimized CUDA-X HPC & Al Software Stack CUDA, Development Tools and Compilers Available End of 2019 # INTERSECTION OF HPC & AI TRANSFORMING SCIENCE # **HPC** - > Algorithms based on first principles theory - > Proven models for accurate results ### Al - > Neural networks that learn patterns from large data sets - > Improve predictive accuracy and faster response time #### SPEEDING PATH TO FUSION ENERGY 90% Prediction Accuracy Publish in Nature April 2019 #### **EXASCALE WEATHER MODELING** BERKELEY LAI Tensor Cores Achieved 1.13 EF 2018 Gordon Bell Winner #### INDENTIFYING CHEMICAL COMPOUNDS Dow Orders Of Magnitude Speedup 3M New Compounds In 1 Day #### **O&G FAULT INTERPRETATION** BUREAU OF ECONOMIC GEOLOGY Time-to-solution Reduced From Weeks To 2 Hours ## **INTRODUCING TESLA V100** The Fastest and Most Productive GPU for Deep Learning and HPC ## **NVIDIA TURING: GRAPHICS REINVENTED** Built to Revolutionize the Work of Creative Professionals RT Cores Tensor Cores **CUDA Cores** Streaming Multiprocessors ### TENSOR CORES IN TURING #### New in Volta, Upgraded in Turing | GPU | SMs | Total | Peak Half<br>FLOPS | PEAK<br>INT8 OPS | PEAK<br>INT4 OPS | PEAK<br>B1 OPS | |-------------------------|-----|-------|--------------------|------------------|------------------|----------------| | V100 | 80 | 640 | | N.A. | N.A. | N.A. | | Quadro RTX<br>6000/8000 | 72 | 576 | 130.5<br>TFLOPS* | 260<br>TOPS* | 521<br>TOPS* | 2087<br>TOPS* | Matrix Multiplication Pipeline, half precision inputs → half / float accumulator 8bit/4bit INT inputs → 32bit INT accumulator 1bit Binary inputs → 32 bit INT accumulator (XOR + POPC) Used in CUBLAS, CUDNN, CUTLASS Exposed in CUDA 10 (4bit INT and 1bit binary are experimental) ### **TURING RT CORES** #### Hardware Accelerated Ray Tracing Programming via OptiX RT framework Low overhead interop with CUDA ## HOW TO START WITH GPUS - 1. Review available GPU-accelerated applications - 2. Check for GPU-Accelerated applications and libraries - 3. Add OpenACC Directives for quick acceleration results and portability - 4. Dive into CUDA for highest performance and flexibility #### SINGLE CODE FOR MULTIPLE PLATFORMS #### OpenACC - Performance Portable Programming Model for HPC **OpenPOWER** Sunway x86 CPU x86 Xeon Phi **NVIDIA GPU** AMD GPU PEZY-SC Systems: Haswell: 2x16 core Haswell server, four K80s, CentOS 7.2 (perf-hsw10), Broadwell: 2x20 core Broadwell server, eight P100s (dgx1-prd-01), Broadwell server, eight V100s (dgx07), Skylake 2x20 core Xeon Gold server (sky-4). Compilers: Intel 2018.0.128, PGI 18.1 ## **NVIDIA CUDA-X UPDATES** #### Software To Deliver Acceleration For HPC & AI Apps; 500+ New Updates # RAPIDS — OPEN GPU DATA SCIENCE Software Stack ## **CUML — OPEN GPU DATA SCIENCE** Broad range of GPU accelerated algorithms # **GPU-ACCELERATED XGBOOST** #### Unleashing the Power of NVIDIA GPUs for Users of XGBoost #### Faster Time To Insight XGBoost training on GPUs is significantly faster than CPUs, completely transforming the timescales of machine learning workflows. #### **Better Predictions, Sooner** Work with larger datasets and perform more model iterations without spending valuable time waiting. #### **Lower Costs** Reduce infrastructure investment and save money with improved business forecasting. #### Easy to Use Works seamlessly with the RAPIDS open source data processing and machine learning libraries and ecosystem for end-to-end GPU-accelerated workflows. ## FOR MORE INFORMATION nvidia.com/datascience rapids.ai nvidia.com/en-us/technologies/cuda-x/ ## GPUS ARE SPOT ON FOR TRACKING WITH ML! Convergence of scientific computing and ML/AI is happening now GPUs: Accelerator for both HPC & AI/ML Pick the right programming model: CUDA, OpenACC, libraries, frameworks Frameworks increasingly Python driven DNN frameworks fully supported on GPU RAPIDS: broad framework for machine learning applications What's your story with GPUs? # TESLA PRODUCTS DECODER | | P100<br>(SXM2) | P100<br>(PCIE) | P40 | P4 | T4 | V100<br>(PCIE) | V100<br>(SXM2) | V100<br>(FHHL) | |--------------------|-----------------------|--------------------|-------------------|---------------|----------------|--------------------|-----------------------|---------------------------------------------------| | GPU CHIP | GP100 | GP100 | GP102 | GP104 | TU104 | GV100 | GV100 | GV100 | | PEAK FP64 (TFLOPs) | 5.3 | 4.7 | NA | NA | NA | 7 | 7.8 | 6.5 | | PEAK FP32 (TFLOPs) | 10.6 | 9.3 | 12 | 5.5 | 8.1 | 14 | 15.7 | 13 | | PEAK FP16 (TFLOPs) | 21.2 | 18.7 | NA | NA | 65 | 112 | 125 | 105 | | PEAK TOPs | NA | NA | 47 | 22 | 260 | NA | NA | NA | | Memory Size | 16 GB HBM2 | 16/12 GB<br>HBM2 | 24 GB<br>GDDR5 | 8 GB<br>GDDR5 | 16 GB<br>GDDR6 | 32 GB<br>HBM2 | 32 GB<br>HBM2 | 16GB HBM2 | | Memory BW | 732 GB/s | 732/549<br>GB/s | 346 GB/s | 192 GB/s | 320GB/s | 900 GB/s | 900 GB/s | 900 GB/s | | Interconnect | NVLINK +<br>PCIe Gen3 | PCIe Gen3 | PCIe Gen3 | PCle Gen3 | PCle Gen3 | PCle Gen3 | NVLINK +<br>PCle Gen3 | PCle Gen3 | | ECC | Internal +<br>HBM2 | Internal +<br>HBM2 | GDDR5 | GDDR5 | GDDR6 | Internal +<br>HBM2 | Internal +<br>HBM2 | Internal +<br>HBM2 | | Form Factor | SXM2 | PCIE Dual<br>Slot | PCIE Dual<br>Slot | PCIE LP | PCIE LP | PCIE Dual<br>Slot | SXM2 | PCIE Single<br>Slot Full<br>Height Half<br>Length | | Power | 300 W | 250 W | 250 W | 50-75 W | 70 W | 250W | 300W | 150W |