# LABORATÓRIO AVANÇADO DE FÍSICA

2019-2020

PROF. ANTÓNIO ONOFRE

- 1 The Ideal Op Amp
- 2 The Inverting Configuration
- 3 The Non-inverting Configuration
- 4 Difference Amplifiers
- 5 Integrators and Differentiators
- 6 DC Imperfections
- 7 Effect of Finite Open Loop Gain and Bandwidth on Circuit Performance
- 8 Large Signal Operation of Op Amp

#### **AMPLIFIERS / REVISIONS**

# **1.THE IDEAL AMPLIFIER**

#### Introduction

Their applications were initially in the area of analog computation and instrumentation

Op amp is very popular because of its versatility

• Op amp circuits work at levels that are quite close to their predicted theoretical performance

The op amp is treated a building block to study its terminal characteristics and its applications

#### **Op-amp symbol and terminals**

□ Two input terminals: inverting input terminal (–) and noninverting input terminal (+)

□One output terminal

 $\Box$  Two dc power supplies  $V^+$  and  $V^-$ 

□ Other terminals for frequency compensation and offset nulling

#### Circuit symbol for op amp



#### Op amp with dc power supplies



#### **AMPLIFIERS / REVISIONS**

#### Ideal characteristics of op amp

- Differential-input single-ended-output amplifier
   Infinite input impedance
- $i_1 = i_2 = o$  (regardless of the input voltage)  $\Box$  Zero output impedance
- $v_{O} = A(v_{2}-v_{1})$  (regardless of the load)  $\Box$  Infinite open-loop differential gain  $\Box$  Infinite common-mode rejection
- Infinite bandwidth

#### Differential and common-mode signals

- $\Box$  Two independent input signals:  $v_{\scriptscriptstyle 1}$  and  $v_{\scriptscriptstyle 2}$
- □ Differential-mode input signal ( $v_{Id}$ ):  $v_{Id} = (v_2 v_1)$
- $\Box$  Common-mode input signal ( $v_{\text{Icm}}$ ):  $v_{\text{Icm}} = (v_1 + v_2)/2$
- $\Box$  Alternative expression of  $v_1$  and  $v_2$ :

$$v_1 = v_{\rm Icm} - v_{\rm Id}/2$$
$$v_2 = v_{\rm Icm} + v_{\rm Id}/2$$



#### **AMPLIFIERS / REVISIONS**

# 2.THE INVERTING CONFIGURATION

#### The inverting close-loop configuration

- □ External components  $R_1$  and  $R_2$  form a close loop □ Output is fed back to the inverting input terminal
- □ Input signal is applied from the inverting terminal

#### Inverting-configuration using ideal op amp

The required conditions to apply **virtual short** for op-amp circuit:

- Negative feedback configuration
- Infinite open-loop gain
- $\Box$  Closed-loop gain:  $G \equiv v_{\rm O}/v_{\rm I} = -R_2/R_1$ 
  - Infinite differential gain:  $v_2 v_1 = v_0 / A = o$
  - Infinite input impedance:  $i_2 = i_1 = o$
  - Zero output impedance:  $v_0 = v_1 i_1 R_2 = -v_1 R_2 / R_1$
  - Voltage gain is negative
  - →Input and output signals are out of phase
  - Closed-loop gain depends entirely on external passive components (independent of op-amp gain)
  - Close-loop amplifier trades gain (high open-loop gain) for accuracy (finite but accurate closed-loop gain)





#### **AMPLIFIERS / REVISIONS**

Equivalent circuit model for the inverting configuration

- Input impedance:  $R_i \equiv v_I / i_I = v_I / (v_I / R_i) = R_i$
- → For high input closed-loop impedance,  $R_1$  should be large, but is limited to provide sufficient *G*
- →In general, the inverting configuration suffers from a low input impedance
- Output impedance:  $R_0 = 0$
- Voltage gain:  $A_{vo} = -R_2/R_1$



□ Other circuit example for inverting configuration





#### **AMPLIFIERS / REVISIONS**

# SOLVE THE FOLLOWING CIRCUITS

#### Application: the weighted summer

A weighted summer using the inverting configuration



□ A weighted summer for coefficients of both signs



hided solution

hided solution

# **3. THE NON-INVERTING CONFIGURATION**

#### The noninverting close-loop configuration

- $\Box$  External components  $R_1$  and  $R_2$  form a close loop
- □ Output is fed back to the inverting input terminal
- □ Input signal is applied from the noninverting terminal

#### Noninverting configuration using ideal op amp

- □ The required conditions to apply virtual short for op-amp circuit:
  - Negative feedback configuration
  - Infinite open-loop gain
- $\Box$  Closed-loop gain:  $G \equiv v_{\rm O}/v_{\rm I} = 1 + R_2/R_1$ 
  - Infinite differential gain:  $v_+ v_- = v_0 / A = o$
  - Infinite input impedance:  $i_2 = i_1 = v_-/R_1$
  - Zero output impedance:  $v_0 = v_- + i_1 R_2 = v_1 (1 + R_2/R_1)$
  - Closed-loop gain depends entirely on external passive components (independent of op-amp gain)
  - Close-loop amplifier trades gain (high open-loop gain) for accuracy (finite but accurate closed-loop gain)

Equivalent circuit model for the noninverting configuration

- Input impedance:  $R_i = \infty$
- Output impedance:  $R_0 = 0$
- Voltage gain:  $A_{vo} = 1 + R_2 / R_1$



#### **AMPLIFIERS / REVISIONS**

# THE VOLTAGE FOLLOWER

#### The voltage follower

Unity-gain buffer based on noninverting configuration

Equivalent voltage amplifier model:

- Input resistance of the voltage follower  $R_i = \infty$
- Output resistance of the voltage follower  $R_0 = 0$
- Voltage gain of the voltage follower  $A_{vo} = 1$
- The closed-loop gain is unity regardless of source and load
- □ It is typically used as a buffer voltage amplifier to connect a source with a high impedance to a low-impedance load



#### **AMPLIFIERS / REVISIONS**

**Exercise 1:** Assume the op amps are ideal, find the voltage gain  $(v_0/v_i)$  of the following circuits.











# **4. DIFFERENCE AMPLIFIERS**

#### **Difference amplifier**

☑ Ideal difference amplifier:

- **E** Responds to differential input signal  $v_{Id}$
- **\blacksquare** Rejects the common-mode input signal  $v_{\text{Icm}}$
- □ Practical difference amplifier:
  - $\mathbf{I}$   $\mathbf{v}_{O} = A_{d}\mathbf{v}_{Id} + A_{cm}\mathbf{v}_{Icm}$
  - $\rightarrow A_{\rm d}$  is the differential gain
  - $\rightarrow A_{cm}$  is the common-mode gain
  - Common-mode rejection ratio (CMRR):

 $CMRR = 20\log\frac{|A_d|}{|A_d|}$ 

#### Single op-amp difference amplifier











□ The condition for difference amplifier operation:  $R_2/R_1 = R_4/R_3 \rightarrow v_0 = (R_2/R_1)(v_2-v_1)$ □ For simplicity, the resistances can be chosen as:  $R_3 = R_1$  and  $R_4 = R_2$ □ Differential input resistance  $R_{id}$ :

- Differential input resistance:  $R_{id} = 2R_1$
- Large  $R_1$  can be used to increase  $R_{id}$

 $\Rightarrow$   $R_2$  becomes impractically large to maintain required gain Gain can be adjusted by changing  $R_1$  and  $R_2$  simultaneously



S

#### **AMPLIFIERS / REVISIONS**

# **5. INTEGRATORS AND DIFFERENTIATORS**

#### THE INVERTING INTEGRATOR



CURRENTS:

$$i_{S} = \frac{v_{S}}{R}$$
$$i_{C} = -C\frac{dv_{O}}{dt}$$

# **OUTPUT VOLTAGE CALCULATION:**

ince 
$$ic = is$$
  

$$\int dv_o = \int -\frac{1}{RC} v_s d\tau$$

$$\therefore v_o(t) = -\frac{1}{RC} \int_0^t v_s(\tau) d\tau + v_o(0)$$

#### **AMPLIFIERS / REVISIONS**

**EXAMPLE:** Draw the output waveform of the integrator shown in Fig. 1(a) in response to the input shown in Fig. 2. Assume  $R=10k\Omega$ , C=10nF and  $v_0(0)=0$ .



#### **AMPLIFIERS / REVISIONS**

**EXAMPLE:** Draw the output waveform of the integrator shown in Fig. 1(a) in response to the input shown in Fig. 2. Assume  $R=10k\Omega$ , C=10nF and  $v_0(0)=0$ .



$$vo(t) = -\frac{1}{CR} \int_{0}^{t} 1 \times d\tau = -\frac{1}{1 \times 10^{-4}} t \text{ for } 0 \le t \le 1ms$$

Thus, the output voltage will decrease linearly with time from 0V at t=0 to -10V at t=1ms as shown in Fig. 3.



#### **AMPLIFIERS / REVISIONS**

#### THE INVERTING DIFFERENTIATOR



# CURRENTS:

$$i_R = -\frac{v_o}{R}$$
$$i_s = C\frac{dv_s}{dt}$$

# **OUTPUT VOLTAGE CALCULATION:**

Since 
$$iR = is$$
  
 $v_o = -RC \frac{dv_s}{dt}$ 

# 6. DC IMPERFECTIONS

#### **Offset voltage**

Input offset voltage (V<sub>OS</sub>) arises as a result of the unavoidable mismatches
 The offset voltage and its polarity vary from one op-amp to another
 The analysis can be simplified by using the circuit model with an offset-free op amp and a voltage source V<sub>OS</sub> at input terminal
 Typical offset voltage is a few mV



#### Effect of offset voltage for a closed-loop amplifier



 $\Box$  A dc voltage  $V_{OS}(1+R_2/R_1)$  exists at the output at zero input voltage

□ Input offset voltage is effectively amplified by the closed-loop gain as the error voltage at output □ Some op amps are provided with two additional terminals for offset nulling

#### Input bias and offset current

 $\Box$  DC bias currents  $I_{B_1}$  and  $I_{B_2}$  are required for certain types of op amps

□ Input bias current is defined by  $I_{\rm B} = (I_{\rm B1} + I_{\rm B2})/2$ 

**□ Input offset current** is defined as  $I_{OS} = |I_{B_1} - I_{B_2}|$ 

 $\Box$  Typical values for op amps that use bipolar transistors are  $I_{\rm B} = 100$  nA and  $I_{\rm OS} = 10$  nA

#### Effect of input bias current for a closed-loop amplifiers

□ Output dc voltage due to input bias current:  $V_0 = I_{B_1}R_2 \cong I_BR_2$ □ The value of  $R_2$  and the closed-loop gain are limited.



#### Effect of input offset voltage on the the inverting integrator

□ The output voltage is given by

$$v_{O} = V_{OS} + \frac{1}{C} \int_{0}^{t} \frac{V_{OS}}{R} dt = V_{OS} + \frac{V_{OS}}{RC} t$$

□ The output voltage increases with time until the op amp saturates

#### Effect of input bias current on the inverting integrator

□ The output voltage is given by

$$v_{O} = -I_{B2}R + \frac{1}{C}\int_{0}^{t}I_{OS}dt = -I_{B2}R + \frac{I_{OS}}{C}t$$

The output voltage also increases with time until the op amp saturates



# 7. EFFECT OF FINITE OPEN-LOOP GAIN AND BANDWIDTH

#### Practical op-amp characteristics

- $\Box$  Op amp with finite open-loop gain:  $A(j\omega) = A_o$
- $\Box$  Op amp with finite open-loop gain and bandwidth:  $A(j\omega) = A_o/(1+j\omega/\omega_b)$
- □ Frequency response of op amp:



#### **Open-loop op-amp**

□ The frequency response of an open-loop op amp is approximated by STC form:

 $A(j\omega) = A_o/(1+j\omega/\omega_b)$  □ At low frequencies (ω <<∞b), the open-loop op amp is approximated by |A(jw)| ≈ A\_o □ At high frequencies (ω >>ωb), the open-loop op amp is approximated by |A(jw)| ≈ W\_bA\_o/W □ Unity-gain bandwidth (f<sub>t</sub> = ω<sub>t</sub>/2π) is defined as the frequency at which |A(jω<sub>t</sub>)| ≈ 1 → ω<sub>t</sub> = A<sub>o</sub>ω<sub>b</sub>

#### Inverting configuration using op-amp with finite open-loop gain



# **8. LARGE SIGNAL OPERATION BEHAVIOUR**

#### **Output voltage saturation**

 $\Box$  Rated output voltage ( $v_{O,max}$ ) specifies the maximum output voltage swing of op amp

 $\Box$  Linear amplifier operation (for the required  $v_{\rm O} < v_{\rm O,max}$ ):  $v_{\rm O} = (1 + R_2/R_1)v_{\rm I}$ 

Clipped output waveform (for the required  $v_O > v_{O,max}$ ):  $v_O = v_{O,max}$ 

The maximum input swing allowed for output voltage limited case:  $v_{I,max} = v_{O,max}/(1+R_2/R_1)$ 

 $\Box$  Output is typically limited by voltage in cases where  $R_{\rm L}$  is large

#### **Output current limits**

 $\Box$  Maximum output current ( $i_{O,max}$ ) specifies the output current limitation of op amp

 $\Box$  Linear amplifier operation (for the required  $i_{\rm O} < i_{\rm O,max}$ ):  $v_{\rm O} = (1 + R_2/R_1)v_{\rm I}$  and  $i_{\rm L} = v_{\rm O}/R_{\rm L}$ 

Clipped output waveform (for the required  $i_{\rm O} > i_{\rm O,max}$ ):  $i_{\rm L} = \overline{i_{\rm O,max} - i_{\rm F}}$ 

□ The maximum input swing allowed for output current limited case:

 $v_{\rm I,max} = i_{\rm O,max} [R_{\rm L}||(R_1 + R_2)]/(1 + R_2/R_1)$ 

 $\Box$  Output is typically limited by current in cases where  $R_{\rm L}$  is small



## **AMPLIFIERS / REVISIONS**

#### **SLEW RATE**

□ Slew rate is the maximum rate of change possible at the output:  $SR = \frac{dv_o}{dt}\Big|_{max}$  (V/sec) □ Slew rate may cause non-linear distortion for large-signal operation



#### Full-power bandwidth

 $\Box$  Defined as the highest frequency allowed for a unity-gain buffer with a sinusoidal output at  $v_{O,max}$ 



# **FILTERS**

- 1 Capacitive Reactance
- 2 The Passive Low Pass Filter
- 3 The Passive High Pass Filter
- 4 The Passive Band Pass Filter
- 5 Active Filters

#### **FILTERS**

# **1. CAPACITIVE REACTANCE**



Capacitive Reactance  $X_c$  is the complex impedance of a capacitor who's value changes with respect to the applied frequency

$$Xc = \frac{1}{2\pi fC}$$

Capacitive Reactance against f

#### Capacitive Reactance Example No1

Calculate the capacitive reactance value of a 220nF capacitor at a frequency of 1kHz and again at a frequency of 20kHz.

At a frequency of 1kHz:

$$Xc = \frac{1}{2\pi fC} = \frac{1}{2\pi x 1000 x 220 x 10^{-9}} = 723.4\Omega$$

Again at a frequency of 20kHz:

$$X_{\mathcal{C}} = \frac{1}{2\pi fC} = \frac{1}{2\pi x 20000 x 220 x 10^{-9}} = 36.2\Omega$$

where: f = frequency in Hertz and C = capacitance in Farads



#### **FILTERS**

# 2. THE PASSIVE LOW PASS FILTER



A Low Pass Filter is a circuit that can be designed to modify, reshape or reject all unwanted high frequencies of an electrical signal and accept or pass only those signals wanted by the circuits designer

$$V_{out} = V_{in} \times \frac{X_C}{\sqrt{R^2 + X_C^2}} = V_{in} \frac{X_C}{Z}$$

#### Low Pass Filter Example No1

A **Low Pass Filter** circuit consisting of a resistor of  $4k7\Omega$  in series with a capacitor of 47nF is connected across a 10v sinusoidal supply. Calculate the output voltage ( $V_{OUT}$ ) at a frequency of 100Hz and again at frequency of 10,000Hz or 10kHz.

Voltage Output at a Frequency of 100Hz.

$$Xc = \frac{1}{2\pi fC} = \frac{1}{2\pi \times 100 \times 47 \times 10^9} = 33,863\Omega$$

$$V_{\text{OUT}} = V_{\text{IN}} \times \frac{\text{Xc}}{\sqrt{\text{R}^2 + \text{X}_{\text{C}}^2}} = 10 \times \frac{33863}{\sqrt{4700^2 + 33863^2}} = 9.9 \text{V}$$

Voltage Output at a Frequency of 10,000Hz (10kHz).

$$X_{c} = \frac{1}{2\pi fC} = \frac{1}{2\pi \times 10,000 \times 47 \times 10^{-9}} = 338.6\Omega$$

$$V_{OUT} = V_{IN} \times \frac{X_C}{\sqrt{R^2 + X_C^2}} = 10 \times \frac{338.6}{\sqrt{4700^2 + 338.6^2}} = 0.718v$$

#### **FILTERS**

# 2. THE PASSIVE LOW PASS FILTER



#### **FILTERS**

# **3. THE PASSIVE HIGH PASS FILTER**



**Cut-off Frequency and Phase Shift** 

 $fc = \frac{1}{2\pi RC}$ 

Phase Shift 
$$\phi = \arctan \frac{1}{2\pi fRC}$$

The circuit gain, Av which is given as Vout/Vin (magnitude) and is calculated as:

$$A_{V} = \frac{V_{OUT}}{V_{IN}} = \frac{R}{\sqrt{R^{2} + Xc^{2}}} = \frac{R}{Z}$$

at low  $f: Xc \rightarrow \infty$ , Vout = 0 at high  $f: Xc \rightarrow 0$ , Vout = Vin A High Pass Filter is the exact opposite to the low pass filter circuit as the two components have been interchanged with the filters output signal now being taken from across the resistor

#### Frequency Response:



#### **FILTERS**

# SECOND ORDER HIGH PASS FILTER



The above circuit uses two first-order filters connected or cascaded together to form a second-order or two-pole high pass network. Then a first-order filter stage can be converted into a second-order type by simply using an additional RC network, the same as for the 2<sup>nd</sup>-order low pass filter. The resulting second-order high pass filter circuit will have a slope of 40dB/decade (12dB/octave).

As with the low pass filter, the cut-off frequency, *f* c is determined by both the resistors and capacitors as follows.

$$f_{\rm C} = \frac{1}{2\pi\sqrt{R_1C_1R_2C_2}}$$
 Hz

#### **FILTERS**

## 4. THE PASSIVE BAND PASS FILTER



#### Band Pass Filter Example No1.

A second-order band pass filter is to be constructed using RC components that will only allow a range of frequencies to pass above 1kHz (1,000Hz) and below 30kHz (30,000Hz). Assuming that both the resistors have values of  $10k\Omega$ , calculate the values of the two capacitors required. Passive Band Pass Filters can be made by connecting together a low pass filter with a high pass filter

#### Frequency Response (2nd order):



#### **FILTERS**

# 4. THE PASSIVE BAND PASS FILTER



#### Step 1:

#### **The High Pass Filter Stage**

The value of the capacitor C1 required to give a cut-off frequency  $f_{\rm L}$  of 1kHz with a resistor value of 10k $\Omega$  is calculated as:

$$C_1 = \frac{1}{2\pi f_L R} = \frac{1}{2\pi x 1,000 x 10,000} = 15.9 \, nF$$

Then, the values of R1 and C1 required for the high pass stage to give a cut-off frequency of 1.0kHz are: R1 =  $10k\Omega$  and to the nearest preferred value, C1 = 15nF.

#### Band Pass Filter Example No1.

A second-order band pass filter is to be constructed using RC components that will only allow a range of frequencies to pass above 1kHz (1,000Hz) and below 30kHz (30,000Hz). Assuming that both the resistors have values of  $10k\Omega$ , calculate the values of the two capacitors required.

#### **FILTERS**

# 4. THE PASSIVE BAND PASS FILTER



#### Step 1:

#### **The High Pass Filter Stage**

The value of the capacitor C1 required to give a cut-off frequency  $f_{L}$  of 1kHz with a resistor value of 10k $\Omega$  is calculated as:

$$C_1 = \frac{1}{2\pi f_L R} = \frac{1}{2\pi x 1,000 x 10,000} = 15.9 \, nF$$

Then, the values of R1 and C1 required for the high pass stage to give a cut-off frequency of 1.0kHz are: R1 =  $10k\Omega$  and to the nearest preferred value, C1 = 15nF.

#### Step 2:

#### The Low Pass Filter Stage

The value of the capacitor C2 required to give a cut-off frequency  $f_{\rm H}$  of 30kHz with a resistor value of 10k $\Omega$  is calculated as:

$$C_2 = \frac{1}{2\pi f_H R} = \frac{1}{2\pi x 30,000 \, x \, 10,000} = 530 \, pF$$

Then, the values of R2 and C2 required for the low pass stage to give a cut-off frequency of 30kHz are, R =  $10k\Omega$  and C = 530pF. However, the nearest preferred value of the calculated capacitor value of 530pF is 560pF, so this is used instead.

With the values of both the resistances R1 and R2 given as  $10k\Omega$ , and the two values of the capacitors C1 and C2 found for both the high pass and low pass filters as 15nF and 560pF respectively, then the circuit for our simple passive **Band Pass Filter** is given as.

#### Band Pass Filter Example No1.

A second-order band pass filter is to be constructed using RC components that will only allow a range of frequencies to pass above 1kHz (1,000Hz) and below 30kHz (30,000Hz). Assuming that both the resistors have values of  $10k\Omega$ , calculate the values of the two capacitors required.

#### **FILTERS**

# **5. ACTIVE FILTERS**

#### 1-Active Low Pass Filter (1st order):

By combining a basic RC Low Pass Filter circuit with an operational amplifier we can create an Active Low Pass Filter circuit complete with amplification

- a) The frequency response of the circuit will be the same as that for the passive RC filter
- b) The DC gain will be:  $(1+R_2/R_1)$





#### 2-Active High Pass Filter (1st order):

An Active High Pass Filter can be created by combining a passive RC filter network with an operational amplifier to produce a high pass filter with amplification

#### 3-Active Band Pass Filter (1st order):

The principal characteristic of a Band Pass Filter or any filter for that matter, is its ability to pass frequencies relatively unattenuated over a specified band or spread of frequencies called the "Pass Band".



#### Problem: draw for all circuits the output signal you would expect

# FOURIER TRANSFORM ANALYSIS

#### **FOURIER ANALYSIS**

#### **PARTICLE PHYSICS**

#### Dilepton azimuthal correlations in $t\bar{t}$ production

J. A. Aguilar–Saavedra Departamento de Física Teórica y del Cosmos, Universidad de Granada, E-18071 Granada, Spain

#### Abstract

The dilepton azimuthal correlation, namely the difference  $\phi$  between the azimuthal angles of the positive and negative charged lepton in the laboratory frame, provides a stringent test of the spin correlation in  $t\bar{t}$  production at the Large Hadron Collider. We introduce a parameterisation of the differential cross section  $d\sigma/d\phi$  in terms of a Fourier series and show that the third-order expansion provides a sufficiently accurate approximation. This expansion can be considered as a 'bridge' between theory and data, making it very simple to cast predictions in the Standard Model (SM) and beyond, and to report measurements, without the need to provide the numbers for the whole binned distribution. We show its application by giving predictions for the coefficients in the presence of (i) an anomalous top chromomagnetic dipole moment; (ii) an anomalous tbW interaction. The methods presented greatly facilitate the study of this angular distribution, which is of special interest given the 3.2(3.7) $\sigma$  deviation from the SM next-to-leading order prediction found by the ATLAS Collaboration in Run 2 data.

#### 1 Introduction

The production of  $t\bar{t}$  pairs at the large hadron collider (LHC) provides a sensitive probe of the properties of the top quark, both in the production and the decay [I+3]. Among many observables investigated by the ATLAS and CMS Collaborations, the correlation between the spins of the top quark and anti-quark is particularly subtle and difficult to measure. It is well known that the Standard Model (SM) predicts a sizeable  $t\bar{t}$  spin correlation [4+6]. The spins of t and  $\bar{t}$  are not directly measurable but, due to their short lifetime, they can be accessed through the angular distributions of their decay products. For the decay of a top quark  $t \to W^+b$ ,  $W^+ \to \ell^+\nu/d\bar{u}$ , with  $\ell = e, \mu, \tau$ , the decay products have the angular distribution

$$\frac{1}{\Gamma} \frac{d\Gamma}{d\cos\theta_i} = \frac{1}{2} \left( 1 + P\alpha_i \cos\theta_i \right) \,, \tag{1}$$

#### **ANGULAR DISTRIBUTION**



Table 2: Measurements of the best-fit parameter  $f_{\rm SM}$  in (3) in the  $t\bar{t}$  dilepton decay mode by the ATLAS and CMS Collaborations.

#### PARTICLE PHYSICS

#### **DECONSTRUCTING THE AZIMUTHAL DISTRIBUTION**

The distribution  $d\sigma/d\phi$  with  $\phi = |\phi_{\ell^+} - \phi_{\ell^-}|$  is defined in the interval  $[0, \pi]$ . One may extend it to  $[-\pi, \pi]$  by taking  $\phi = \phi_{\ell^+} - \phi_{\ell^-}$ , as some authors do, in which case it would be symmetric around zero in this interval. Therefore, the Fourier expansion of these distributions only contain cosines,

$$\frac{1}{\sigma}\frac{d\sigma}{d\phi} = a_0 + \sum_{n=1}^{\infty} a_n \cos n\phi \,. \tag{4}$$

#### **MORE IMPORTANT AMPLITUDES THEN OTHERS:**

| $8 { m TeV}$ | NLO                                  | LO                                   | Uncorrelated $t\bar{t}$ |
|--------------|--------------------------------------|--------------------------------------|-------------------------|
| $a_1$        | $-0.0699\substack{+0.0014\\-0.0011}$ | $-0.0762\substack{+0.0016\\-0.0022}$ | $-0.1156 \pm 0.0006$    |
| $a_2$        | $0.0127\substack{+0.0003\\-0.0002}$  | $0.0121\substack{+0.0026\\-0.0002}$  | $0.0256 \pm 0.0003$     |
| $a_3$        | $(-3.3\pm0.3)	imes10^{-3}$           | $(-4.0 \pm 0.5) \times 10^{-3}$      | $-0.0071 \pm 0.0007$    |
| $a_4$        | $(5.3 \pm 8.4) 	imes 10^{-4}$        | $(1.6 \pm 0.8) 	imes 10^{-3}$        | $0.0035 \pm 0.0014$     |
|              |                                      |                                      |                         |
#### **PARTICLE PHYSICS**

## **DEPENDENCE WITH NEW PHYSICS**





#### **TYPE OF RESULTS:**





0.1

#### **ASTROPHYSICS**

#### **GRAVITATIONAL WAVES**







Virgo Helps Localiza Gravitational-Wave Signals. Sky localizations of gravitational-wave signals detected by LIGO beginning in 2015 (GW150914, LVT151012, GW151228, GW170104), and, more recently, by the LIGO-Virgo network (GW170814, GW170817). After Virgo came online in August 2017, scientists were better able to localize the gravitational-wave signals. The background is an optical image of the Milky Way. The localizations of GW150914, LVT151012, and GW170104 wrap around the celestial sphere, so the sky map is show with a translucent dome. [Credit: LIGO/Virgo/NASA/Leo Singer (Milky Way image: Axel Mellinger)]



Credit: LIGO/Virgo/NASA/Leo Singer (Milky Way image: Axel Mellinger)

GW170817 Localization and Triangulation Annuli. We can pinpoint sources like GW170817 much more accurately now that we can triangulate the signal between Hanford, Livingston, and Virgo. The rapid Hanford-Livingston localization is shown in blue, and the final Hanford-Livingston-Virgo localization is in green. The gray rings are one-signa triangulation constraints from the three detector pairs. [Credit LiGOVirgo/NASALco Singer (MIW) Way image. Acet Mellinger)]

#### **ASTROPHYSICS**

.

MORE VIDEOS

#### **GRAVITATIONAL WAVES**



-2

Time from merger (seconds)

### TOOLS AVAILABLE: ROOT (THERE ARE MORE)

#### https://root.cern.ch/building-root



Google Custom Search

-iciia

Home » Documentation

## **Building ROOT**

#### Introduction

ROOT uses the CMake  $\mathscr{O}$  cross-platform build-generator tool as a primary build system. CMake does not build the project, it generates the files needed by your build tool (GNU make, Ninja, Visual Studio, etc) for building ROOT. The classic build with configure/make is is still available but it will not be evolving with the new features of ROOT. The instructions can be found here.

If you are really anxious about getting a functional ROOT build, go to the <u>Quick Start</u> section. If you are a CMake novice, start on <u>Basic</u> CMake usage and then go back to the <u>Quick Start</u> once you know what you are doing. The <u>Options</u> and <u>Variables</u> section is a reference for customizing your build. If you already have experience with CMake, this is the recommended starting point.

#### Preparation

Check the prerequisites and supported platforms for the list of packages needed for your setup before starting the build.

#### **Quick Start**

The following are the basic instructions for UNIX systems. We use here the command-line, non-interactive CMake interface.

1. Download and unpack the ROOT's sources from the download area or using directly the Git repository. Follow the instructions for getting the ROOT sources

2. Open a shell. Your development tools must be reachable from this shell through the PATH environment variable.

3 Create a directory for containing the build. It is not supported to build ROOT on the source directory, of to this directory.

#### TOOLS AVAILABLE: ROOT (THERE ARE MORE)

https://root.cern.ch/building-root



∧ Fast Fourier Transforms

#### FFT.C: This tutorial illustrates the Fast Fourier Transforms interface in ROOT.

From \$ROOTSYS/tutorials/fft/FFT.C

```
#include "TH1D.h"
   #include "TVirtualFFT.h"
 3 #include "TF1.h"
   #include "TCanvas.h"
   #include "TMath.h'
   void FFT()
 7
   {
 8
   //This tutorial illustrates the Fast Fourier Transforms interface in ROOT.
   //FFT transform types provided in ROOT:
11
   // - "C2CFORWARD" - a complex input/output discrete Fourier transform (DFT)
12
                        in one or more dimensions, -1 in the exponent
13
   // - "C2CBACKWARD"- a complex input/output discrete Fourier transform (DFT)
                        in one or more dimensions, +1 in the exponent
   11
15
   // - "R2C"
                      - a real-input/complex-output discrete Fourier transform (DFT)
                        in one or more dimensions,
   11
17
                      - inverse transforms to "R2C", taking complex input
   // - "C2R"
18
                        (storing the non-redundant half of a logically Hermitian array)
   11
19
                        to real output
20
                      - a real-input DFT with output in \hat{A}:\tilde{A} half complex \hat{A}:\tilde{A} format.
      - "R2HC"
   11
```

- 1 General Introduction
- 2 Orthogonality of Functions
- 3 Determining the Parameters
- 4 Example

## **FOURIER ANALYSIS**

Consider a function  $f(\tau)$  that is periodic with period T.

$$f(\tau + T) = f(\tau) \tag{1}$$

We may always rescale  $\tau$  to make the function  $2\pi$  periodic. To do so, define a new independent variable  $t = \frac{2\pi}{T}\tau$ , so that

$$f(t+2\pi) = f(t) \tag{2}$$

So let us consider the set of all sufficiently nice functions f(t) of a real variable t that are periodic, with period  $2\pi$ . Since the function is periodic we only need to consider its behavior on one interval of length  $2\pi$ , e.g. on the interval  $(-\pi, \pi)$ .

The idea is to decompose any such function f(t) into an infinite sum, or series, of simpler functions. Following Joseph Fourier (1768-1830) consider the infinite sum of sine and cosine functions

$$f(t) = \frac{a_0}{2} + \sum_{n=1}^{\infty} [a_n \cos(nt) + b_n \sin(nt)]$$
(3)

where the constant coefficients  $a_n$  and  $b_n$  are called the Fourier coefficients of f. The first question one would like to answer is how to find those coefficients.

#### **2 ORTHOGONALITY OF FUNCTIONS**

To do so we utilize the **orthogonality** of sine and cosine functions:

$$\int_{-\pi}^{\pi} \cos(nt) \cos(mt) dt = \int_{-\pi}^{\pi} \frac{1}{2} \left[ \cos((m-n)t) + \cos((m+n)t) \right] dt$$
$$= \begin{cases} 2\pi, & m = n = 0 \\ \pi, & m = n \neq 0 \\ 0, & m \neq n \end{cases}$$
$$= \begin{cases} 2\pi, & m = n = 0 \\ \pi \delta_{mn}, & m \neq 0 \end{cases}$$
(4)

Similarly,

$$\int_{-\pi}^{\pi} \sin(nt) \, \sin(mt) \, dt = \int_{-\pi}^{\pi} \frac{1}{2} \left[ \cos((m-n)t) - \cos((m+n)t) \right] dt$$
$$= \begin{cases} 0 & m=0\\ \pi \delta_{mn} & m \neq 0 \end{cases}$$
(5)

and

$$\int_{-\pi}^{\pi} \sin(nt) \, \cos(mt) \, dt = \int_{-\pi}^{\pi} \frac{1}{2} \left[ \sin((m-n)t) + \sin((m+n)t) \right] dt$$
  
= 0 (6)

#### **3 DETERMINING THE PARAMETERS**

Using the orthogonality and the assumed expression for the infinite series given in Eq. (3), it follows that the Fourier coefficients are

$$a_{n} = \frac{1}{\pi} \int_{-\pi}^{\pi} f(t) \cos(nt) dt$$
(7)  
$$b_{n} = \frac{1}{\pi} \int_{-\pi}^{\pi} f(t) \sin(nt) dt$$
(8)

When determining a the Fourier series of a periodic function f(t) with period T, any interval  $(t_0, t_0 + T)$  can be used, with the choice being one of convenience or personal preference. For example, in the rescaled time coordinates considering the interval  $(0, 2\pi)$  works just as well as considering  $(-\pi, \pi)$  as we have done.

If a function is even so that f(t) = f(-t), then  $f(t)\sin(nt)$  is odd. (This follows since  $\sin(nt)$  is odd and an even function times an odd function is an odd function.) Therefore,  $b_n = 0$  for all n. Similarly, if a function is odd so that f(t) = -f(-t), then  $f(t)\cos(nt)$  is odd. (This follows since  $\cos(nt)$  is even and an even function times an odd function is an odd function.) Therefore,  $a_n = 0$  for all n.

# FOURIER ANALYSIS

**4 EXAMPLE** 



Figure 1: A full-wave-rectifier converts a sinusoidal input,  $\sin(\omega t)$ , to  $|\sin(\omega t)|$ .

**Example - Rectified sine wave:** A first step in converting AC-power from the power-grid to the DC-power that most devices need is to utilize a full-wave rectifier, such as the diode bridge shown in Fig. 1, which converts a sinusoidal input to an output that is the absolute value of the input sine-wave.

Since the output  $f = |\sin(\omega t)|$  is even, *i.e.* f(t) = f(-t), no terms of the form  $\sin(n\omega t)$  will appear in the answer. It suffices to determine the  $a_n$  coefficients. For  $a_0$  one obtains

$$a_{0} = \frac{1}{\pi} \int_{-\pi}^{0} -\sin(\omega t) \, d(\omega t) + \frac{1}{\pi} \int_{0}^{\pi} \sin(\omega t) \, d(\omega t)$$
  
=  $\frac{2}{\pi} \int_{0}^{\pi} \sin(\omega t) \, d(\omega t) = \frac{4}{\pi}$  (9)

**4 EXAMPLE** 

and for the remaining  $a_n$  one gets

$$a_{n} = \frac{2}{\pi} \int_{0}^{\pi} \sin(\omega t) \cos(n\omega t) d(\omega t)$$
  

$$= \frac{2}{\pi} \int_{0}^{\pi} \frac{1}{2} \left[ -\sin((n-1)\omega t) + \sin((n+1)\omega t) \right] d(\omega t)$$
  

$$= \frac{1}{\pi} \left[ \frac{1}{n-1} \left\{ \cos(n\pi - \pi) - 1 \right\} + \frac{-1}{n+1} \left\{ \cos(n\pi + \pi) - 1 \right\} \right]$$
  

$$= \begin{cases} -\frac{4}{\pi} \frac{1}{n^{2}-1}, & n \text{ even} \\ 0, & n \text{ odd.} \end{cases}$$
(10)

Note, that the sine and cosine functions are orthogonal on the interval  $(-\pi,\pi)$ . They are not orthogonal on the interval  $(0,\pi)$  and we do get a nonzero contribution for even n. To summarize the result,

$$|\sin(\omega t)| = \frac{2}{\pi} - \frac{4}{\pi} \sum_{n=2,4,6,\dots}^{\infty} \frac{\cos(n\omega t)}{n^2 - 1}.$$
 (11)

For an input with frequency  $f_0$ , the output has a DC-offset, the part that we really care about when building a DC-voltage supply. It has no contribution at  $f = f_0$ . It does have contributions at frequencies  $2f_0, 4f_0, 6f_0, \ldots$ 

# FOURIER ANALYSIS

#### PROBLEM 1

Show that for a real and periodic signal x(t), we have

$$\begin{aligned} x_e(t) &= \frac{a_0}{2} + \sum_{n=1}^{\infty} a_n \cos\left(2\pi \frac{n}{T_0} t\right), \\ x_o(t) &= \sum_{n=1}^{\infty} b_n \sin\left(2\pi \frac{n}{T_0} t\right), \end{aligned}$$

where  $x_e(t)$  and  $x_o(t)$  are the even and odd parts of x(t), defined as

$$egin{array}{rll} x_e(t) &=& rac{x(t)+x(-t)}{2}, \ x_o(t) &=& rac{x(t)-x(-t)}{2}. \end{array}$$

#### **PROBLEM 2**

Calculate the Fourier transform of the following functions:

- 1)  $f(t) = sin^{2}(\omega t)$
- 2)  $f(t) = 1 2\cos(\omega t)$
- 3)  $f(t) = 2 2\cos(\omega t) \sin(\omega t)$

### **COMPLEX FOURIER ANALYSIS**

At this stage in your physics career you are all well acquainted with complex numbers and functions. Let us then generalize the Fourier series to complex functions. To motivate this, return to the Fourier series, Eq. (3):

$$f(t) = \frac{a_0}{2} + \sum_{n=1}^{\infty} \left[ a_n \cos(nt) + b_n \sin(nt) \right]$$
  
=  $\frac{a_0}{2} + \sum_{n=1}^{\infty} \left[ a_n \frac{e^{int} + e^{-int}}{2} + b_n \frac{e^{int} - e^{-int}}{2i} \right]$   
=  $\frac{a_0}{2} + \sum_{n=1}^{\infty} \frac{a_n - ib_n}{2} e^{int} + \sum_{m=-1}^{-\infty} \frac{a_{-m} + ib_{-m}}{2} e^{imt}$  (13)

where we substituted m = -n in the last term on the last line. Equation (13) clearly suggests the much simpler complex form of the Fourier series

$$x(t) = \sum_{n = -\infty}^{+\infty} X_n e^{in(2\pi f_0)t}.$$
 (14)

with the coefficients given by

$$X_n = \frac{1}{T} \int_{-T/2}^{T/2} x(t) \, e^{-in(2\pi f_0)t} \, dt \tag{15}$$

### **COMPLEX FOURIER ANALYSIS**

$$x(t) = \sum_{n = -\infty}^{+\infty} X_n e^{in(2\pi f_0)t}.$$
 (14)

with the coefficients given by

$$X_n = \frac{1}{T} \int_{-T/2}^{T/2} x(t) \, e^{-in(2\pi f_0)t} \, dt \tag{15}$$

Here, the Fourier series is written for a complex periodic function x(t) with arbitrary period  $T = 1/f_0$ . Note that the Fourier coefficients  $X_n$  are complex valued. It is seen from Eq. (13) that for a real-valued function x(t) in Eq. (14) the following holds for the complex coefficients  $X_n$ 

$$X_n = X_{-n}^* \tag{16}$$

where \* denotes the complex conjugate.

## **COMPLEX FOURIER ANALYSIS**

Box Function: Consider the Fourier transform of a box-function

$$b_T(t) = \begin{cases} 1 & t \in [-T/2, T/2] \\ 0 & \text{otherwise} \end{cases}$$
(33)

$$\hat{b}_{T}(f) = \int_{-T/2}^{+T/2} e^{-i2\pi ft} dt = \frac{e^{-i\pi fT} - e^{i\pi fT}}{-2\pi i f} = T \frac{\sin(\pi fT)}{\pi fT} = T \operatorname{sinc}(\pi fT)$$
(34)

The result is shown in Fig. 3. In physical optics the diffraction pattern amplitude is described by the Fourier transform of the diffracting element. A slit is described by the box function  $b_a(x)$  and therefore the diffraction pattern by  $\hat{b}_T(k)$ .

### **COMPLEX FOURIER ANALYSIS**



Figure 3: Box function and its Fourier transform

ANALOG-TO-DIGITAL & DIGITAL-TO-ANALOG CONVERTERS

1 Introduction

2 DACs

3 ADCs

#### **1. INTRODUCTION**

# We live in an analog world

Everything in the physical world is an analog signal Sound, light, temperature, pressure

Need to convert into electrical signals Transducers: converts one type of energy to another Electro-mechanical, Photonic, Electrical, ... Examples

Microphone/speaker

Thermocouples Accelerometers









#### **1. INTRODUCTION**

# **Real World Applications**



Analog-to-digital converters (ADC) and digital-to-analog converters (DAC) are used to interface a computer to the analog world so that the computer can monitor and control a physical variable.

#### **1. INTRODUCTION**

Need to Sample an analog signal and, then convert to digital by A/D converter





**Figure** The process of periodically sampling an analog signal. (a) Sample-and-hold (S/H) circuit. The switch closes for a small part ( $\tau$  seconds) of every clock period (*T*). (b) Input signal waveform. (c) Sampling signal (control signal for the switch). (d) Output signal (to be fed to A/D converter).

#### **1. INTRODUCTION**

# Simplified Diagram of a Sample-and-Hold Circuit



#### 2. DIGITAL ANALOG CONVERTERS (DAC)

Normal Output from **Digital** domain is a staircase Filtered to produce smooth **Analog** output



**Figure:** The analog samples at the output of a D/A converter are usually fed to a sampleand-hold circuit to obtain the staircase waveform shown. This waveform can then be filtered to obtain the smooth waveform, shown in color. The time delay usually introduced by the filter is not shown.

#### 2. DIGITAL ANALOG CONVERTERS (DAC)

# **CONVERSION ACCURACY: EG 2-BITS**

ANALOG IS CONTINUOUS BUT DIGITAL IS DISCRETE LIMITED BY NUMBER OF BITS



#### 2. DIGITAL ANALOG CONVERTERS (DAC)

# **CONVERSION ACCURACY: EG 3-BITS**



| Quantization levels |                       |  |  |  |
|---------------------|-----------------------|--|--|--|
| Voltage levels [V]  | Binary representation |  |  |  |
| 0-0.62              | 000                   |  |  |  |
| 0.621-1.25          | 001                   |  |  |  |
| 1.251-1.87          | 010                   |  |  |  |
| 1.871-2.5           | 011                   |  |  |  |
| 2.51-3.12           | 100                   |  |  |  |
| 3.121-3.75          | 101                   |  |  |  |
| 3.751-4.37          | 110                   |  |  |  |
| 4.371-5.00          | 111                   |  |  |  |

Eg 5V divided into 8 levels – each 0.625 Each binary representation is a "range"

# Four-Bit DAC with Voltage Output



# Output Waveform of a 4-Bit DAC with a Binary Counter Supplying the Input





#### 2. DIGITAL ANALOG CONVERTERS (DAC)

# Definitions

- Full Scale Output the maximum value that the D/A converter can produce.
- **Resolution or Step Size** the smallest change that can occur in the analog output as a result of a change in the digital input.

$$K = \frac{A_{FS}}{2^N - 1}$$
 where N is number of bits

- Analog Output = K decimal value of the digital input
- Percentage Resolution

$$=\frac{resolution}{full \ scale} \times 100\%$$

- Accuracy
  - Full Scale Error maximum deviation of the DAC's output from its ideal value.
  - Linearity Error maximum deviation in step size from the ideal step size.
  - Offset Error the small output voltage that exists when all inputs are "0"
- Settling Time the time required for the DAC output to go from zero to full scale as the binary input goes from all 0's to all 1's.

# **Example Problems**

1) An eight-bit DAC produces an output voltage of 2.0 V for an input code of 01100100. What will the value of  $V_{OUT}$  be for an input code of 10110011?

 $01100100_2 = 100_{10}$  $10110011_2 = 179_{10}$ (179/100) = (X/2V)X = 3.58V

2) What is the resolution of the DAC in the previous? Express it in volts and as a percentage. Determine the weight of each input bit.

```
Resolution = 2V/100 = 20mV
Full Scale Voltage = 20mV (2^8 - 1) = 5.1V
% Resolution = [20mV / {20mV (2^8 - 1)}] \times 100\% \approx 0.4\%
LSB = 2V/100 = 20mV
Other bits: 40mV, 80mV, 160mV, 320mV, 640mV, 1280mV, and 2560mV.
```

# **Example Problems**

3) What is the resolution in volts of a 10-bit DAC whose Full-Scale output is 5 V?

10 bits--->  $2^{10} - 1 = 1023$  steps Resolution = 5V/1023 = 4.89 mV  $\approx$  5mV

4) How many bits are required for a DAC so that its Full-Scale output is 10 mA and its resolution is less than 40 µA?

The maximum resolution is  $40\mu$ A. The number of steps required to produce 10mA full scale will be at least  $10mA/40\mu$ A = 250. Therefore, it requires at least 8 bits.

#### 2. DIGITAL ANALOG CONVERTERS (DAC)

# **Example Problems**

5) Assuming a 12-bit DAC with perfect accuracy, how close to 250 rpm can the motor speed be adjusted for the motorized system below?



12-bit DAC gives us 2<sup>12</sup> -1 steps = 4095. Step-Size = 2mA/4095 = 488.4nA

To have exactly 250 RPM the output of the DAC must be (250 RPM x 2mA) / 1000 RPM =  $500\mu$ A.

In order to have  $500\mu$ A at the output of the DAC, the computer must increment the input of the DAC to the count of  $500\mu$ A/488.4nA = 1023.75.

Thus, the motor will rotate at  $(1024/4095) \times 1000$  RPM = 250.061 RPM when the computer's output has incremented 1024 steps.

# **Example Problems**

6) An eight-bit DAC has a full-scale error of 0.2% F.S. If the DAC has a fullscale output of 10 mA, what is the most that it can be in error for any digital input? If the DAC output reads 50  $\mu$ A for a digital input of 00000001, is this within the specified range of accuracy? (Assume no offset error.)

Full Scale error =  $0.2\% \times 10mA = 20\mu A$ 

Step-Size =  $10mA/255 = 39.2\muA$ . Ideal output for  $0000001_2$  is  $39.2\muA$ .

The possible range is  $39.2\mu A \pm 20\mu A = 19.2\mu A$  to  $59.2\mu A$ .

Thus, 50µA is within this range.

#### 2. DIGITAL ANALOG CONVERTERS (DAC)

# **Example Problems**

7) A particular 6-bit DAC has a full-scale output rated at 1.260 V. Its accuracy is specified as  $\pm 0.1\%$  F.S., and it has an offset error of  $\pm 1$  mV. Assume that the offset error has not been zeroed out. Consider the measurements made on this DAC in the table below, and determine which of them are not within the device's specifications.

| Input Code | Output   |
|------------|----------|
| 000010     | 41.5 mV  |
| 000111     | 140.2 mV |
| 001100     | 242.5 mV |
| 111111     | 1.258 V  |

Step-Size = 1.26V/63 = 20mV

±0.1% F.S. = ±1.26mV

Thus, maximum error will be  $\pm 1.26$  mV  $\pm 1$  mV  $= \pm 2.26$  mV.

 $000010_2 -> 2 \times 20mV = 40mV$   $000111_2 -> 7 \times 20mV = 140mV$   $001100_2 -> 12 \times 20mV = 240mV$  $111111_2 -> 63 \times 20mV = 1.260V$ 

[41.5mV is within specs.] . [140.2mV is within specs.] . [242.5mV isn't within specs.] . [1.258 V is within specs.] .

# Simple DAC Using an Op-Amp Summing Amplifier with Binary-Weighted Resistors



 $V_{OUT}$ 

| Input code  |                  |                  |                  |                                          |                           |
|-------------|------------------|------------------|------------------|------------------------------------------|---------------------------|
| D           | C                | В                | А                | V <sub>OUT</sub> (volts)                 |                           |
| 0<br>0<br>0 | 0<br>0<br>0      | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | 0<br>-0.625 ← L<br>-1.250<br>-1.875      | SB                        |
| 0<br>0<br>0 | 1<br>1<br>1      | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | -2.500<br>-3.125<br>-3.750<br>-4.375     |                           |
| 1<br>1<br>1 | 0<br>0<br>0<br>0 | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | 5.000<br>5.625<br>6.250<br>6.875         |                           |
| 1<br>1<br>1 | 1<br>1<br>1      | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | -7.500<br>-8.125<br>-8.750<br>-9.375 ← s | <sup>-</sup> ull-<br>cale |

(b)

# Improved DAC using Summing Amplifier with Precision Voltage Source



#### 3. ANALOG TO DIGITAL CONVERTERS (ADC)

Analog to Digital process:



2 steps
Sampling and Holding (S/H)
Quantizing and Encoding (Q/E)
**3. ANALOG TO DIGITAL CONVERTERS (ADC)** 

# Sampling and Holding:

Holding signal benefits the accuracy of the A/D conversion

Minimum sampling rate should be at least twice the highest data frequency of the analog signal



3. ANALOG TO DIGITAL CONVERTERS (ADC)

Quantizing and Encoding:

### Resolution

The smallest change in analog signal that will result in a change in the digital output

 $\Delta V = V_{ref} / 2^N$ 

V<sub>ref</sub> = reference voltage range

- N = number of bits in digital output
- $2^{N}$  = number of states

 $\Delta V$  = resolution

The resolution represents the quantisation error inherent in the conversion of the signal to digital form

#### 3. ANALOG TO DIGITAL CONVERTERS (ADC)

Quantizing and Encoding:

### Quantizing:

Partitioning the reference signal range into a number of discrete quanta, then matching the input signal to the correct quantum.

• Encoding:

Assigning a unique digital code to each quantum, then allocating the digital code to the input signal.



3. ANALOG TO DIGITAL CONVERTERS (ADC)

Quantizing and Encoding:

There are two ways to best improve the accuracy of A/D conversion:

increasing the resolution which improves the accuracy in measuring the amplitude of the analog signal.

increasing the sampling rate which increases the maximum frequency that can be measured.

**3. ANALOG TO DIGITAL CONVERTERS (ADC)** 

Quantizing and Encoding:

# Low Accuracy

# Improved



3. ANALOG TO DIGITAL CONVERTERS (ADC)

```
Types of A/D Converters:
```

- Dual Slope A/D Converter
- Successive Approximation A/D Converter
- Flash A/D Converter
- Delta-Sigma A/D Converter
- Other

 Voltage-to-frequency, staircase ramp or single slope, charge balancing or redistribution, switched capacitor, tracking, and synchro or resolver

#### 3. ANALOG TO DIGITAL CONVERTERS (ADC)

# Types of A/D Converters:

### Dual Slope A/D Converter

- Successive Approximation A/D Converter
- Flash A/D Converter
- Delta-Sigma A/D Converter
- Other

Voltage-to-frequency, staircase ramp or single slope, charge balancing or redistribution, switched capacitor, tracking, and synchro or resolver

#### 3. ANALOG TO DIGITAL CONVERTERS (ADC)

# Dual Slope A/D Converter:

#### Fundamental components

- Integrator
- Electronically Controlled Switches
- Counter
- Clock
- Control Logic
- Comparator



#### 3. ANALOG TO DIGITAL CONVERTERS (ADC)

# How Does it Work?

A dual-slope ADC (DS-ADC) integrates an unknown input voltage (V<sub>IN</sub>) for a fixed amount of time (T<sub>INT</sub>), then "de-integrates" (T<sub>DEINT</sub>) using a known reference voltage (V<sub>REF</sub>) for a variable amount of time.



The key advantage of this architecture over the single-slope is that the final conversion result is insensitive to errors in the component values. That is, any error introduced by a component value during the integrate cycle will be cancelled out during the de-integrate phase.

#### 3. ANALOG TO DIGITAL CONVERTERS (ADC)

# How Does it Work?

- At t<0, S<sub>1</sub> is set to ground, S<sub>2</sub> is closed, and counter=0.
- At t=0 a conversion begins and S<sub>2</sub> is open, and S<sub>1</sub> is set so the input to the integrator is V<sub>in</sub>.
- S<sub>1</sub> is held for T<sub>INT</sub> which is a constant predetermined time interval.
- When S<sub>1</sub> is set the counter begins to count clock pulses, the counter resets to zero after T<sub>INT</sub>
- V<sub>out</sub> of integrator at t=T<sub>INT</sub> is V<sub>IN</sub>T<sub>INT</sub>/RC is linearly proportional to V<sub>IN</sub>
- At t=T<sub>INT</sub> S<sub>1</sub> is set so -V<sub>ref</sub> is the input to the integrator which has the voltage V<sub>IN</sub>T<sub>INT</sub>/RC stored in it.
- The integrator voltage then drops linearly with a slop -V<sub>ref</sub>/RC.
- A compartor is used to determine when the output voltage of the integrator crosses zero
- When it is zero the digitized output value is the state of the counter.





3. ANALOG TO DIGITAL CONVERTERS (ADC)

# How Does it Work?

# PROS

- Conversion result is insensitive to errors in the component values.
- Fewer adverse affects from "noise"
- High Accuracy

# CONS

- Slow
- Accuracy is dependent on the use of precision external components
- Cost

- 3. ANALOG TO DIGITAL CONVERTERS (ADC)
  - Types of A/D Converters:
    - Dual Slope A/D Converter
    - Successive Approximation A/D Converter
    - Flash A/D Converter
    - Delta-Sigma A/D Converter
    - Other

Voltage-to-frequency, staircase ramp or single slope, charge balancing or redistribution, switched capacitor, tracking, and synchro or resolver

#### **3. ANALOG TO DIGITAL CONVERTERS (ADC)**

Successive Approximation A/D Converter



- •Uses a n-bit DAC to compare DAC and original analog results.
- •Uses Successive Approximation Register (SAR) supplies an approximate digital code to DAC of Vin.
- •Comparison changes digital output to bring it closer to the input value.
- •Uses Closed-Loop Feedback Conversion

#### **3. ANALOG TO DIGITAL CONVERTERS (ADC)**

# Successive Approximation A/D Converter



#### 3. ANALOG TO DIGITAL CONVERTERS (ADC)

# Successive Approximation A/D Converter



#### 3. ANALOG TO DIGITAL CONVERTERS (ADC)

# Successive Approximation A/D Converter

#### Advantages

- Capable of high speed and reliable
- Medium accuracy compared to other ADC types
- Good tradeoff between speed and cost
- Capable of outputting the binary number in serial (one bit at a time) format.

 Higher resolution successive approximation ADC's will be slower

Disadvantages

Speed limited to ~5Msps

#### 3. ANALOG TO DIGITAL CONVERTERS (ADC)

# Successive Approximation A/D Converter

EXAMPLE

#### Example

- 10 bit ADC
- Vin= 0.6 volts (from analog device)
- V<sub>ref</sub>=1 volts
- Find the digital value of Vin

| Bit | Voltage     |
|-----|-------------|
| 9   | .5          |
| 8   | .25         |
| 7   | .125        |
| 6   | .0625       |
| 5   | .03125      |
| 4   | .015625     |
| 3   | .0078125    |
| 2   | .00390625   |
| 1   | .001952125  |
| 0   | .0009765625 |

N=2<sup>n</sup> (N of possible states) N=1024 Vmax-Vmin/N = 1 Volt/1024 = 0.0009765625V of Vref (resolution)

#### 3. ANALOG TO DIGITAL CONVERTERS (ADC)

Successive Approximation A/D Converter

EXAMPLE

- MSB (bit 9)
  - Divided V<sub>ref</sub> by 2
  - Compare V<sub>ref</sub>/2 with V<sub>in</sub>
  - If V<sub>in</sub> is greater than V<sub>ref</sub>/2, turn MSB on (1)
  - If V<sub>in</sub> is less than V<sub>ref</sub>/2, turn MSB off (0)
  - V<sub>in</sub> =0.6V and V=0.5
  - Since V<sub>in</sub>>V, MSB = 1 (on)

| Bit | Voltage     |
|-----|-------------|
| 9   | .5          |
| 8   | .25         |
| 7   | .125        |
| 6   | .0625       |
| 5   | .03125      |
| 4   | .015625     |
| 3   | .0078125    |
| 2   | .00390625   |
| 1   | .001952125  |
| 0   | .0009765625 |



**3. ANALOG TO DIGITAL CONVERTERS (ADC)** 

Successive Approximation A/D Converter

Next Calculate MSB-1 (bit 8)

- Compare V<sub>in</sub>=0.6 V to V=V<sub>ref</sub>/2 + V<sub>ref</sub>/4= 0.5+0.25 = 0.75V
- Since 0.6<0.75, MSB is turned off
- Calculate MSB-2 (bit 7)
  - Go back to the last voltage that caused it to be turned on (Bit 9) and add it to V<sub>ref</sub>/8, and compare with V<sub>in</sub>

EXAMPLE

- Compare V<sub>in</sub> with (0.5+V<sub>ref</sub>/8)=0.625
- Since 0.6<0.625, MSB is turned off</li>



3. ANALOG TO DIGITAL CONVERTERS (ADC)

Successive Approximation A/D Converter

- Calculate the state of MSB-3 (bit 6)
  - Go to the last bit that caused it to be turned on (In this case MSB-1) and add it to V<sub>ref</sub>/16, and compare it to V<sub>in</sub>

EXAMPLE

- Compare V<sub>in</sub> to V= 0.5 + V<sub>ref</sub>/16= 0.5625
- Since 0.6>0.5625, MSB-3=1 (turned on)



3. ANALOG TO DIGITAL CONVERTERS (ADC)

Successive Approximation A/D Converter

EXAMPLE

• This process continues for all the remaining bits.

•Digital Results:



# ESSENTIAL INSTRUMENTATION **3. ANALOG TO DIGITAL CONVERTERS (ADC)** Types of A/D Converters: Flash A/D Converter

 Voltage-to-frequency, staircase ramp or single slope, charge balancing or redistribution, switched capacitor, tracking, and synchro or resolver

#### 3. ANALOG TO DIGITAL CONVERTERS (ADC)

# Flash A/D Converter

#### Fundamental Components (For N bit Flash A/D)

- 2<sup>N</sup>-1 Comparators
- 2<sup>N</sup> Resistors
- Control Logic



#### **3. ANALOG TO DIGITAL CONVERTERS (ADC)**

### Flash A/D Converter

#### HOW DOES IT WORK?

- Uses the 2<sup>N</sup> resistors to form a ladder voltage divider, which divides the reference voltage into 2<sup>N</sup> equal intervals.
- Uses the 2<sup>N</sup>-1 comparators to determine in which of these 2<sup>N</sup> voltage intervals the input voltage V<sub>in</sub> lies.
- The Combinational logic then translates the information provided by the output of the comparators
- This ADC does not require a clock so the conversion time is essentially set by the settling time of the comparators and the propagation time of the combinational logic.

**3. ANALOG TO DIGITAL CONVERTERS (ADC)** 

# Flash A/D Converter



| Analog in |                | Comparator outputs |                |                |                |                |    | Digital outputs |   |   |
|-----------|----------------|--------------------|----------------|----------------|----------------|----------------|----|-----------------|---|---|
| VA        | C <sub>1</sub> | C <sub>2</sub>     | C <sub>3</sub> | C <sub>4</sub> | C <sub>5</sub> | C <sub>6</sub> | C7 | С               | в | A |
| 0-1 V     | 1              | 1                  | 1              | 1              | 1              | 1              | 1  | 0               | 0 | 0 |
| 1-2 V     | 0              | 1                  | 1              | 1              | 1              | 1              | 1  | 0               | 0 | 1 |
| 2-3 V     | 0              | 0                  | 1              | 1              | 1              | 1              | 1  | 0               | 1 | 0 |
| 3-4 V     | 0              | 0                  | 0              | 1              | 1              | 1              | 1  | 0               | 1 | 1 |
| 4-5 V     | 0              | 0                  | 0              | 0              | 1              | 1              | 1  | 1               | 0 | 0 |
| 5-6 V     | 0              | 0                  | 0              | 0              | 0              | 1              | 1  | 1               | 0 | 1 |
| 6-7 V     | 0              | 0                  | 0              | 0              | 0              | 0              | 1  | 1               | 1 | 0 |
| >7 V      | 0              | 0                  | 0              | 0              | 0              | 0              | 0  | 1               | 1 | 1 |

#### **3. ANALOG TO DIGITAL CONVERTERS (ADC)**

# Flash A/D Converter

### PROS

- Very Fast (Fastest)
- Very simple operational theory
- Speed is only limited by gate and comparator propagation delay

# CONS

- Expensive
- Prone to produce glitches in the output
- Each additional bit of resolution requires twice the comparators.

#### 3. ANALOG TO DIGITAL CONVERTERS (ADC)

# Types of A/D Converters:

### Dual Slope A/D Converter

- Successive Approximation A/D Converter
- Flash A/D Converter

# Delta-Sigma A/D Converter

### Other

 Voltage-to-frequency, staircase ramp or single slope, charge balancing or redistribution, switched capacitor, tracking, and synchro or resolver

3. ANALOG TO DIGITAL CONVERTERS (ADC)

Delta-Sigma A/D Converter

Main Components

- Resistors
- Capacitor
- Comparators
- Control Logic
- DAC



#### **3. ANALOG TO DIGITAL CONVERTERS (ADC)**

# Delta-Sigma A/D Converter

#### Input is over sampled, and goes to integrator.

- The integration is then compared to ground.
- Iterates and produces a serial bit stream
- Output is a serial bit stream with # of 1's proportional to V<sub>in</sub>



#### HOW DOES IT WORK?

#### **Δ∑** Modulator



- With this arrangement the sigma-delta modulator automatically adjusts its output to ensure that the average error at the quantizer output is zero.
- The integrator value is the sum of all past values of the error, so whenever there is a non-zero error value the integrator value just keeps building until the error is once again forced to zero.

3. ANALOG TO DIGITAL CONVERTERS (ADC)

Delta-Sigma A/D Converter

### PROS

- High Resolution
- No need for precision components

### CONS

- Slow due to over sampling
- Only good for low bandwidth

#### **3. ANALOG TO DIGITAL CONVERTERS (ADC)**

# ADC Comparison



| Туре             | Speed (relative) | Cost (relative) |
|------------------|------------------|-----------------|
| Dual Slope       | Slow             | Med             |
| Flash            | Very Fast        | High            |
| Successive Appox | Medium – Fast    | Low             |
| Sigma-Delta      | Slow             | Low             |

### ESSENTIAL INSTRUMENTATION 3. ANALOG TO DIGITAL CONVERTERS (ADC)

# **Example Problems**

- 1) An eight-bit **digital ramp** ADC with a 40 mV resolution uses a clock frequency of 2.5 MHz. Determine the following values:
  - a) the digital output for an analog voltage of 6.005 V
  - b) the digital output for an analog voltage of 6.035 V
  - c) the maximum and average conversion times



### ESSENTIAL INSTRUMENTATION 3. ANALOG TO DIGITAL CONVERTERS (ADC)

# **Example Problems**

- 1) An eight-bit **digital ramp** ADC with a 40 mV resolution uses a clock frequency of 2.5 MHz. Determine the following values:
  - a) the digital output for an analog voltage of 6.005 V
  - b) the digital output for an analog voltage of 6.035 V
  - c) the maximum and average conversion times
- a)  $6.005 \text{ V} / 40 \text{ mV} = 150.125 = 151_{10} = 10010111_2.$
- b) Using same method as in (a) the digital value is again  $10010111_2$ .
- c) Maximum conversion time = (max. # of steps) x ( $T_{CLOCK}$ )  $t_{max\_conv} = (2^8-1) x (0.4 \mu s) = 102 \mu s.$ Average conversion time =  $102 \mu s/2 = 51 \mu s$

# **Example Problems**

2) Why were the digital outputs the same for parts a) and b) of question 1?



# **Example Problems**

2) Why were the digital outputs the same for parts a) and b) of question 1?

Because the difference in the two values of  $V_A$  was smaller than the resolution of the converter.

ESSENTIAL INSTRUMENTATION 3. ANALOG TO DIGITAL CONVERTERS (ADC)

# **Example Problems**

3) An ADC has the following characteristics: resolution of 12 bits, full scale error of 0.03%, and full scale input of 5 V. What is the quantization error in volts? What is the total possible error in volts?


# **Example Problems**

3) An ADC has the following characteristics: resolution of 12 bits, full scale error of 0.03%, and full scale input of 5 V. What is the quantization error in volts? What is the total possible error in volts?

With 12 bits, percentage resolution is  $(1/(2^{12}-1)) \ge 100\% = 0.024\%$ . Thus, quantization error = 0.024%,  $\ge 5V = 1.2mV$ 

Thus, quantization error =  $0.024\% \times 5V = 1.2mV$ .

Error due to 0.03% inaccuracy is  $0.03\% \ge 5V = 1.5mV.$ Total Error = 1.2mV + 1.5mV = 2.7mV.

### INFORMAÇÕES

#### Segundo trabalho laboratorial:

1- Avaliação, próxima Quinta-Feira, dia 6 de Junho, as 14h00

#### Último trabalho laboratorial:

- 1- Parte teórica, dia 11 de Junho (terça-feira), as **09h00-13h00**
- 2- Parte Laboratorial, dia 17 de Junho (em vez do dia 14 de Junho), as 14h00
- 3- Proposta de data para Avaliação deste módulo, dia 3 de Julho, 14h00

1 Introduction

2 Transducers: interfacing the real world

Transducer

a device that converts a primary form of energy into a corresponding signal with a different energy form <u>Primary Energy Forms</u>: mechanical, thermal, electromagnetic, optical, chemical, etc. take form of a **sensor** or an **actuator Sensor** (e.g., thermometer) a device that detects/measures a signal or stimulus acquires information from the "real world" **Actuator** (e.g., heater)

a device that generates a signal or stimulus



#### Typically interested in electronic sensor

convert desired parameter into electrically measurable signal

#### General Electronic Sensor

<u>primary transducer</u>: changes "real world" parameter into electrical signal <u>secondary transducer</u>: converts electrical signal into analog or digital values



#### Typical Electronic Sensor System



### **ESSENTIAL INSTRUMENTATION**

### **TRANSDUCERS: SENSORS AND ACTUATORS**

### Example Electronic Sensor Systems

- Components vary with application
  - digital sensor within an instrument



### **Primary Transducers**

- Conventional Transducers
  - large, but generally reliable, based on older technology
  - thermocouple: temperature difference
  - compass (magnetic): direction
- Microelectronic Sensors

millimeter sized, highly sensitive, less robust

- photodiode/phototransistor: photon energy (light)
  - infrared detectors, proximity/intrusion alarms
- piezoresisitve pressure sensor: air/fluid pressure
- microaccelerometers: vibration, △-velocity (car crash)
- chemical senors: O2, CO2, CI, Nitrates (explosives)
- DNA arrays: match DNA sequences

### Example of Primary Transducers



### **Displacement Measurement**

• Measurements of size, shape, and position utilize displacement sensors

#### Examples

- diameter of part under stress (direct)
- movement of a microphone diaphragm to quantify liquid movement through the heart (indirect)

#### Primary Transducer Types

- Resistive Sensors (Potentiometers & Strain Gages)
- Inductive Sensors
- Capacitive Sensors
- Piezoelectric Sensors
- Secondary Transducers
  - Wheatstone Bridge
  - Amplifiers

#### **Temperature Sensor Options**

- Resistance Temperature Detectors (RTDs)
  - Platinum, Nickel, Copper metals are typically used
  - positive temperature coefficients  $R_{T} = R_{0} | 1 + \alpha_{1}T + \alpha_{2}T^{2} + \cdots + \alpha_{n}T^{n} + | \cong R_{0} [ 1 + \alpha_{1}T ]$
- Thermistors ("thermally sensitive resistor")
  - formed from semiconductor materials, not metals
- $R_{\tau} = R_{0} \exp \left[ B \left( \frac{1}{T} \frac{1}{T_{0}} \right) \right]$ • often composite of a ceramic and a metallic oxide (Mn, Co, Cu or re)
  - typically have negative temperature coefficients
- Thermocouples
  - based on the Seebeck effect: dissimilar metals at diff. temps.  $\rightarrow$  signal

|         |   | Ŧ   |     | V <sub>OUT</sub> |             |                              |                                                          |                                      |                    |
|---------|---|-----|-----|------------------|-------------|------------------------------|----------------------------------------------------------|--------------------------------------|--------------------|
| 11      |   | REF | /   |                  |             | THE                          | RMOCOUPLES                                               | RTD                                  | IC                 |
| Metal E | 3 |     | ι v | ,<br>            | ACCURACY    | Limits (<br>RTI              | of error wider than<br>D or IC Sensor                    | Better accuracy than<br>thermocouple | Best accuracy      |
|         |   |     |     |                  | RUGGEDNESS  |                              | Excellent                                                | Sensitive to strain and shock        | Sensitive to shock |
|         |   |     |     |                  | TEMPERATURE | -4                           | 00 to 4200° F                                            | -200 to 1475° F                      | -70 to 300° F      |
|         |   |     |     |                  | DRIFT       | Hig                          | her than RTD                                             | Lower than TC                        |                    |
|         |   |     |     |                  | LINEARITY   | Vé                           | ery non-linear                                           | Slightly non-linear                  | Very linear        |
|         |   |     |     |                  | RESPONSE    | Fast d                       | ependent on size                                         | Slow due to thermal mass             | Faster than RTD    |
|         |   |     |     |                  | COST        | Rather i<br>for noble<br>are | nexpensive except<br>metals TCs, which<br>very expensive | More expensive                       | Low cost           |
|         |   |     |     |                  |             |                              |                                                          |                                      |                    |

#### Fiber Optic Temperature Sensor

#### Sensor operation

- small prism-shaped sample of single-crystal undoped GaAs attached to ends of two optical fibers
- light energy absorbed by the GaAs crystal depends on temperature
- percentage of received vs. transmitted energy is a function of temperature
- Can be made small enough for biological implantation



## Passive Sensor Readout Circuit



## **Operational Amplifiers**

- Properties
  - <u>open-loop gain</u>: ideally infinite: practical values 20k-200k
    - high open-loop gain  $\rightarrow$  virtual short between + and inputs
  - input impedance: ideally infinite: CMOS opamps are close to ideal
  - <u>output impedance</u>: ideally zero: practical values  $20-100\Omega$
  - zero output offset: ideally zero: practical value <1mV
  - <u>gain-bandwidth product (GB)</u>: practical values ~MHz
    - frequency where open-loop gain drops to 1 V/V
- Commercial opamps provide many different properties
  - low noise
  - low input current
  - low power
  - high bandwidth
  - low/high supply voltage
  - special purpose: comparator, instrumentation amplifier

## **Basic Opamp Configuration**

- Voltage Comparator - digitize input •  $V_{in}$  +  $V_{out}$  +
- Non-Inverting Amp



Inverting Amp



time



## **Converting Configuration**

- Current-to-Voltage  $V_{out} = -I_{in}R$
- Voltage-to-Current



## **Instrumentation Amplifier**

- Robust **differential** gain amplifier
- Input stage
  - high input impedance
    - buffers gain stage
  - no common mode gain
  - can have differential gain
- Gain stage
  - differential gain, low input impedance
- Overall amplifier
  - amplifies only the differential component
    - high common mode rejection ratio
  - high input impedance suitable for biopotential electrodes with high output impedance



total differential gain



## Instrumentation Amplifier w/ BP Filter



With 776 op amps, the circuit was found to have a CMRR of 86 dB at 100 Hz and a noise level of 40 mV peak to peak at the output. The frequency response was 0.04 to 150 Hz for  $\pm 3$  dB and was flat over 4 to 40 Hz. The total gain is 25 (instrument amp) x 32 (non-inverting amp) = 800.

## **Connecting Sensors to Microcontrollers**

sensor

sensor

μC signal timing

memory

keypad

display

instrument

- Analog
  - many microcontrollers have a built-in A/D
    - 8-bit to 12-bit common
    - many have multi-channel A/D inputs
- Digital
  - serial I/O
    - use serial I/O port, store in memory to analyze
    - synchronous (with clock)
      - must match byte format, stop/start bits, parity check, etc.
    - asynchronous (no clock): more common for comm. than data
      - must match baud rate and bit width, transmission protocol, etc.
  - frequency encoded
    - use timing port, measure pulse width or pulse frequency

## **Connecting Smart Sensors to PC/Network**

- "Smart sensor" = sensor with built-in signal processing & communication
  - e.g., combining a "dumb sensor" and a microcontroller
- Data Acquisition Cards (DAQ)
  - PC card with analog and digital I/O
  - interface through LabVIEW or user-generated code
- Communication Links Common for Sensors
  - asynchronous serial comm.
    - universal asynchronous receive and transmit (UART)
      - 1 receive line + 1 transmit line. nodes must match baud rate & protocol
    - RS232 Serial Port on PCs uses UART format (but at +/- 12V)
      - can buy a chip to convert from UART to RS232
  - synchronous serial comm.
    - serial peripheral interface (SPI)
      - 1 clock + 1 bidirectional data + 1 chip select/enable
  - I<sup>2</sup>C = Inter Integrated Circuit bus
    - designed by Philips for comm. inside TVs, used in several commercial sensor systems
  - IEEE P1451: Sensor Comm. Standard
    - several different sensor comm. protocols for different applications

## Sensor Calibration

- Sensors can exhibit non-ideal effects
  - offset: nominal output ≠ nominal parameter value
  - nonlinearity: output not linear with parameter changes
  - cross parameter sensitivity: secondary output variation with, e.g., temperature
- Calibration = adjusting output to match parameter
  - analog signal conditioning
  - look-up table
  - digital calibration
    - $T = a + bV + cV^2$ ,
      - T= temperature; V=sensor voltage;
      - a,b,c = calibration coefficients

#### Compensation

- remove secondary sensitivities
- must have sensitivities characterized
- can remove with polynomial evaluation
  - $P = a + bV + cT + dVT + eV^2$ , where P=pressure, T=temperature



#### **ESSENTIAL INSTRUMENTATION**

#### SOURCES AND DETECTORS OF RADIATION