

Home Search Collections Journals About Contact us My IOPscience

Graphene field-effect transistor array with integrated electrolytic gates scaled to 200 mm

This content has been downloaded from IOPscience. Please scroll down to see the full text. 2016 J. Phys.: Condens. Matter 28 085302 (http://iopscience.iop.org/0953-8984/28/8/085302)

View the table of contents for this issue, or go to the journal homepage for more

Download details:

IP Address: 194.210.237.156 This content was downloaded on 23/02/2016 at 20:24

Please note that terms and conditions apply.

J. Phys.: Condens. Matter 28 (2016) 085302 (9pp)

#### doi:10.1088/0953-8984/28/8/085302

# Graphene field-effect transistor array with integrated electrolytic gates scaled to 200 mm

## N C S Vieira<sup>1,3</sup>, J Borme<sup>1</sup>, G Machado Jr<sup>1</sup>, F Cerqueira<sup>2</sup>, P P Freitas<sup>1</sup>, V Zucolotto<sup>3</sup>, N M R Peres<sup>2</sup> and P Alpuim<sup>1,2</sup>

<sup>1</sup> INL-International Iberian Nanotechnology Laboratory, 4715-330, Braga, Portugal

<sup>2</sup> CFUM-Center of Physics of the University of Minho, 4710-057, Braga, Portugal

<sup>3</sup> IFSC-São Carlos Institute of Physics, University of São Paulo, 13560–970, São Carlos-SP, Brazil

E-mail: pedro.alpuim.us@inl.int

Received 3 December 2015, revised 6 January 2016 Accepted for publication 7 January 2016 Published 1 February 2016



#### Abstract

Ten years have passed since the beginning of graphene research. In this period we have witnessed breakthroughs both in fundamental and applied research. However, the development of graphene devices for mass production has not yet reached the same level of progress. The architecture of graphene field-effect transistors (FET) has not significantly changed, and the integration of devices at the wafer scale has generally not been sought. Currently, whenever an electrolyte-gated FET (EGFET) is used, an external, cumbersome, out-of-plane gate electrode is required. Here, an alternative architecture for graphene EGFET is presented. In this architecture, source, drain, and gate are in the same plane, eliminating the need for an external gate electrode and the use of an additional reservoir to confine the electrolyte inside the transistor active zone. This planar structure with an integrated gate allows for wafer-scale fabrication of high-performance graphene EGFETs, with carrier mobility up to  $1800 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$ . As a proof-of principle, a chemical sensor was achieved. It is shown that the sensor can discriminate between saline solutions of different concentrations. The proposed architecture will facilitate the mass production of graphene sensors, materializing the potential of previous achievements in fundamental and applied graphene research.

Keywords: graphene, field-effect transistor, chemical sensor, photolithography, gate capacitance

S Online supplementary data available from stacks.iop.org/JPhysCM/28/085302/mmedia

(Some figures may appear in colour only in the online journal)

## 1. Introduction

Since the first report of a graphene-based field-effect transistor (FET) over a decade ago [1], a number of FET-based sensors and biosensors using graphene, graphene oxide, and related graphene nanostructures have been developed for physical, chemical, and biological applications [2, 3]. Due to graphene's unique electronic properties, combined with its high chemical stability and structural uniformity, graphene FETs seem to be ideal platforms for the selective detection of molecules with relevance in many areas [4], ranging from disease diagnosis [5] to environmental monitoring [6] and security [7]. Graphene science and technology are currently undergoing a critical stage, in which graphene's outstanding properties, demonstrated in many research laboratories across the world, are put to test upon up-scaling to an industrial product, processed for human use. This step has not yet been achieved for most of the promised graphene applications [8]. In this context, no matter how big the potential advantages of graphene FETs for chemical and biological sensing are, their exploitation in real applications makes it obvious that issues related to a high level of device integration, device portability, high fabrication throughput, and reliability, must be addressed and overcome before mass production of graphene-based products becomes a reality.

From a biochemical point of view, it is a great advantage that a graphene FET displays equal or even improved performance when the solid-state gate dielectric is replaced by an electrolytic solution [9]. For this reason, the electrolyte-gated field-effect transistor configuration (EGFET) is the preferred choice for this purpose [10]. In addition, graphene EGFETs operate at lower gate voltage, because almost all the voltage applied to the gate electrode drops in the nanometer-sized electrical double layers (EDLs) that form at the gate/solution and solution/graphene interfaces [10]. This results in a much higher electrostatic capacitance per unit channel area than in conventional back-gated structures, where the gate contact and the graphene channel are separated by tens or hundreds of nanometers of a solid dielectric. A consequence of the higher capacitance of the EDL in graphene EGFETs is that the quantum capacitance of graphene can no longer be ignored for device modeling, since both capacitances are of the same order of magnitude [11, 12].

When compared to other transistor architectures, EGFETs usually require the use of a large, cumbersome, gate electrode (generally a silver/silver chloride reference electrode or a metallic wire made of gold, platinum or silver) [9, 10], which represents a hindrance for miniaturization and integration. This feature may preclude the use of graphene EGFETs in applications like point-of-care testing (e.g. disposable biosensors), where a compact, integrated design is required. Another challenge is the potential for upscaling the technology, e.g. its suitability for fabrication at the wafer-scale, like conventional inorganic transistors.

In the present work, we report the fabrication, operation, and modeling of a fully-integrated graphene EGFET architecture, where the conventional wire gate electrode is replaced by an in-plane recessed metallic gate, which is replicated at the wafer scale by means of a standard UV-optical lithography clean-room process that is rendered compatible with graphene. The integrated gate geometry provides an efficient transistor gating and also confines the droplet inside the transistor active zone. The structure, including the pads and metallic lines connecting source, drain and gate electrodes, is then replicated 280 times in an array that covers the surface of a 200 mm oxidized silicon wafer. The single-layer graphene EGFETs resulting from this process consistently perform at the same level as that reported for devices based on exfoliated or CVD (chemical vapor deposition) graphene flakes transferred onto small-area substrates.

### 2. Results and discussion

#### 2.1. Graphene EGFET architecture

Figure 1 shows optical images of a 200 mm wafer patterned with 280 transistors (figure 1(a)), a zoomed-in view of an individual device undergoing measurement (figure 1(b)), and a



**Figure 1.** Images of graphene EGFETs: (a) 200 mm wafer patterned with 280 transistors. (b) A device with W/L = 12 (labeled 5) being measured. The pads for the source, drain and gate contacts, visible in the foreground, have sides of 1.5 mm. The gray, aluminum lines are guides for the wafer dicing process. (c) The transistor's Au source, drain and integrated gate contacts. The inner lobe of the ring-shaped gate contact, with internal and external diameters of 200  $\mu$ m and 1000  $\mu$ m, respectively. The outer lobe (only partially visible) with internal and external diameters of 2000  $\mu$ m and 3000  $\mu$ m, respectively.

microscope image of the transistor's gold (Au) source, drain, and integrated gate contacts (figure 1(c)). The three pads visible in the foreground of figure 1(b) are, from left to right, for the source, drain, and gate contacts. The electrolyte droplet is clearly visible. The gray lines are intended to act as guides in the wafer dicing process. In figure 1(c) the inner lobe of the ring-shaped gate contact, with internal and external diameters of 200  $\mu$ m and 1000  $\mu$ m, respectively, is visible. The outer lobe (only partially visible) has internal and external diameters of 2000  $\mu$ m and 3000  $\mu$ m, respectively. The transistor architecture is that of a planar FET, with a recessed, ring-shaped gate placed in the same plane as the source and drain contacts and the graphene channel. This architecture differs from top-gate and bottom-gate architectures in that it does not contain a solid-state dielectric layer between the graphene channel and the metal gate. Here, in contrast, the graphene surface remains available to interact with the electrolyte solution. In the absence of the electrolyte droplet, the gate contact is electrically insulated from the transistor channel. A drop

of solution provides the capacitance required to operate the graphene EGFET.

In the current design, the two Au concentric circular zones connected at the edges that form the gate, are defined on a silicon dioxide (SiO<sub>2</sub>) squared area (visible in figure 1(b)), at the center of which the graphene channel is patterned with overlap onto the source and drain Au contacts (figure 1(c)). This design provides a contrast in surface energy,  $\gamma$ , between the Au ( $\gamma \sim 1.50 \text{ J m}^{-2}$ ), and the SiO<sub>2</sub> ( $\gamma \sim 0.287 \text{ J m}^{-2}$ ) areas [13, 14], which helps confine the water droplet used as gate dielectric between the two gold concentric circular zones, perhaps with some overlap (depending on the volume of the droplet), to the external zone but not beyond. In figure 1(c), the water droplet has volume of 5  $\mu$ L.

Our proposed EGFET architecture has many advantages as compared to the usual design of EGFETs that use an external gate electrode and source-drain contacts which overlap the channel material. In the first place, it allows for the fabrication of integrated chips, with all the transistor contacts and the active layer placed side by side, and the respective pads placed along the chip edge. Such a design makes it very easy to insert the complete chip into a connector or to wire-bond it onto a PCB board. Moreover, from a fabrication point of view, this architecture has the advantage of gathering together all additive and subtractive lithographic steps related to the patterning of metallic and dielectric layers at the initial stages of the fabrication process, effectively dissociating these steps from the graphene process. This allows for a better process design, free from constrains that would emerge if performing sputter deposition, dry etching and lift-off in the presence of graphene. Furthermore, delaying all graphene-related steps as much as possible in the fabrication flow chart preserves the quality of the patterned graphene in the finished device.

#### 2.2. Characterization of graphene EGFETs

In the fabrication process, the area of the graphene samples is limited to  $100 \,\mathrm{mm} \times 150 \,\mathrm{mm}$  by the size of the quartz tube and the paddle that holds the substrates inside of it. Therefore, we could not transfer graphene onto the entire pre-patterned 200 mm wafer in a single step. Hence, graphene was grown in two batches of multiple Cu foils and transferred until the desired coverage of the wafer was achieved. After patterning the graphene, a random sample of 90 devices was collected, and the source-drain resistance of the transistors was measured in air, without gating, for quality control. We considered the threshold value for rejection of devices to be  $10 k\Omega$ . This choice is arbitrary and was based on repeated measurements of graphene FETs, which showed that devices with high channel resistance (larger than  $10 k\Omega$  for the present geometry) did not survive more than a few repetitions of the electrical measurements. Eleven devices had resistance above the threshold and were rejected (12% of the sample size). The remaining 79 devices (88% of the sample) were tested in a 3-terminal configuration, all displaying very clearly graphene transistor behavior. Transfer curves in phosphate buffered saline (PBS) for 17 transistors with channel length 6.25, 12.5, and 25  $\mu$ m, are displayed in figure 2(a).

Channel width is 75  $\mu$ m in all transistor configurations. V<sub>SD</sub> was fixed at 0.2 mV.

Figure 2(b) shows the empirical cumulative distribution function (CDF) of the conductivity data of 90 transistors, under no gate voltage, as solid blue circles

The conductivity is defined as:

$$\sigma = \frac{1}{R} \times \frac{L}{W},\tag{1}$$

where *R* is the resistance, and *L* and *W* are the channel length and width, respectively. Also shown for comparison (red line) is the CDF of a normal distribution with parameters  $\mu$  and  $\sigma_0^2$ , numerically equal to the average of sample conductivity ( $\overline{\sigma} = 1.537 \text{ mS}$ ) and to the sample conductivity variance ( $s^2 = 1.028 \text{ mS}^2$ ), respectively. For conductivities  $\geq 0.6 \text{ mS}$ , the empirical CDF closely follows the normal distribution. For values of conductivity close to zero, the empirical distribution is very different from the normal distribution. This is because, in that particular range, experimental data correspond to the accumulation points for all fully and partially broken transistor channels (conductivity ~ 0 S).

In figure 2(a), the graphene EGFET transfer curves, i.e. the drain current as a function of gate voltage, were taken under a constant source-drain voltage ( $V_{SD} = 0.2 \text{ mV}$ ), using PBS solution as the electrolyte-gate dielectric. The curves display the typical features of graphene transistors [1], i.e. the conductivity is modulated by the gate voltage in a symmetric way around a point of minimum conductivity, which corresponds to the positioning of the Fermi level at, or close to, the Dirac point. The two branches of the curve, to the left and right of the conductivity minimum, correspond to transport by holes and electrons, respectively. From the position of the Dirac point, which was always found to be shifted towards positive values of  $V_{\rm G}$ , it was concluded that the graphene was unintentionally p-doped. This is a common feature observed in CVD graphene devices, which can be attributed to polymer residues (photoresist and PMMA) [15], doping due to water/oxygen adsorbed at the graphene surface [16], or, in areas where they are present, to the metal contacts underneath [17].

Two trends are evident in the series of transfer curves in figure 2(a). One is a shift upwards, towards higher  $I_{SD}$ , as W/L increases. This is explained by the smaller channel resistance as the channel length becomes shorter, at similar doping levels. The second observation is the shift of the minimum conductivity point towards lower values of  $V_G$  as W/L increases. This is tentatively explained by the asymmetry between the electrode areas in the gate's electrolytic capacitor system formed between the Au gate contact and the graphene channel. (See discussion ahead, when we introduce the equivalent capacitance for the circuit, and also the supplementary information) (stacks.iop.org/JPhysCM/28/085302/mmedia).

Figure 2(c) shows the transfer curves in PBS of a graphene EGFET (W/L = 6), for different values of constant source– drain voltage:  $V_{SD} = 0.2$ , 0.4, 0.6 and 0.8 mV. It is clear from figure 2(c) that there is a broad operating range, allowing the transistor to operate at various power settings. Power is defined as  $I_{SD} \times V_{SD}$ , where the  $V_{SD}$  is varied. The transistor could be operated at low power and thereby reduced transconductance



**Figure 2.** (a) Transistor transfer curves of 17 graphene EGFETs fabricated on a 200 mm wafer with W/L = 3 (blue dotted lines), 6 (red dashed lines) and 12 (black solid lines). PBS was used as the electrolyte-gate dielectric and  $V_{SD} = 0.2 \text{ mV}$ . (b) Empirical CDF of sample conductivity data taken from a sample of 90 devices (blue solid circles), and CDF of the corresponding normal distribution (red line). (c) Transfer curves of an  $L = 12.5 \mu \text{m}$  transistor, for different values of  $V_{SD}$  ( $V_{SD} = 0.2, 0.4, 0.6$  and 0.8 mV). (d) Transconductance,  $g_{\text{m}}$ , for three devices with W/L = 3, 6 and 12 obtained at  $V_{SD} = 0.2 \text{ mV}$ .

(e.g. at  $V_{\rm SD} = 0.2$  mV,  $g_{\rm m} = 1.0$  and 0.81  $\mu$ S for electrons and holes, respectively), or at high power and the corresponding enhanced transconductance (e.g. at  $V_{SD} = 0.8$  mV,  $g_m = 4.5$ and 3.8  $\mu$ S for electrons and holes, respectively). Graphene EGFETs with high  $g_m$  values (tens of  $\mu$ S) can be found in the literature (see, for example, Ohno et al [18] and Dankerl et al [19]); however, those values are obtained at a very high  $V_{\rm SD}$  (~100 mV), approximately 100–500 times higher than the range used in the characterization of the EGFET proposed here. In this paper we focus on the low-power operating range of the graphene EGFETs since it insures that no voltageinduced chemical or biochemical reactions occur at or close to the active area of the device. It also extends the lifetime of the devices. In this operating range, the power consumption varies from 0.1 to 1 nW. However, this is done at the expense of having a low  $g_{\rm m}$ . It is clear that operation at much higher  $V_{SD}$ , e.g. in the range of hundreds of mV, is possible, and it would result in correspondingly higher values of  $g_{\rm m}$ . Figure 2(d) shows the  $g_m$  of three devices with W/L = 3, 6 and 12, obtained at low  $V_{SD}$  (0.2 mV). Transconductance, defined as  $g_{\rm m} = dI_{\rm SD}/dV_{\rm G}$  (for  $V_{\rm SD} =$  constant), was calculated from the numerical derivative of the transfer curve, followed by a moving average filtering step.

The EGFET gate-drain leakage current is very low, in the range of 1–10 nA (see figure S2) (stacks.iop.org/ JPhysCM/28/085302/mmedia). For comparison, selected devices were gated using an Au wire, giving transfer curves very similar to those obtained with the integrated gate (figure S2) (stacks.iop.org/JPhysCM/28/085302/mmedia). The leakage current using the wire gate was still very low, but higher than in case of the integrated gate.

Raman analysis of the device's channel area after all patterning steps were accomplished showed that the channel consisted of a single layer of graphene (SLG). Figures 3(a) and (b) show an optical microscope image and a typical Raman map, respectively, of one graphene EGFET (W/L = 6). The Raman map in figure 3(b) has 9900 pixels, each containing a full Raman spectrum, acquired by a large area (110  $\mu$ m × 90  $\mu$ m) scan, with a resolution of 110 points per line and 90 lines, followed by a 3-cluster analysis. For details of the acquisition and interpretation of the Raman map, see the supplementary information (stacks.iop.org/JPhysCM/28/085302/mmedia).

It is clear from figure 3(c) that average spectra #1 and #2 are typical of SLG [16, 20], and that the channel region is essentially represented (having uniform color) by the average spectrum #1. The source and drain regions are fully covered



**Figure 3.** (a) Optical image of a typical graphene EGFET active area (W/L = 6), showing the brown-edged (resulting from overlap with Al<sub>2</sub>O<sub>3</sub>) quasi-circular graphene island (inside the dotted line added as a guide to the eye), the rectangular channel (blue) defined by the semicircular source and drain gold electrodes (white), and the surrounding SiO<sub>2</sub> background (gray). (b) Raman map of the same area as in (a) acquired with a large area (110  $\mu$ m × 90  $\mu$ m) scan. The colors result from applying a 3-cluster basis analysis to the image spectral data.(c) Average Raman spectra of each of the clusters used as basis to construct the image in (b). Calculations were made with Witec software Project FOUR+.

with graphene that appears in some pixels to bear more resemblance to average spectrum #1, in others to average spectrum #2 and, in others yet, to a linear combination of both. The average spectra #1 and #2 differ mainly in the luminescent background that is observed as a drift in the baseline, and may be attributed to reflection of the laser light on the Au contacts. Average spectrum #3 has no graphene features and is associated with the Al<sub>2</sub>O<sub>3</sub> covered areas.

#### 2.3. Extracting graphene EGFET performance parameters

Conventional FET operation is based on the charging and discharging of a geometric capacitor (capacitance  $C_g$ ) that is formed between the gate and the channel of the device, upon applying a gate voltage,  $V_{G}$ . In graphene transistors, another

capacitance in series with the geometric one, called the quantum capacitance,  $C_q$ , must in certain cases be considered [11, 12], due to the vanishingly small density of states (DOS) of both the conduction and valence bands in the vicinity of the Dirac point:

$$V_{\rm G} - V_{\rm Dirac} = ne\left(\frac{1}{C_{\rm q}} + \frac{1}{C_{\rm g}}\right),\tag{2}$$

where *n* is the carrier concentration in the transistor channel and *e* is the elementary charge. The term  $V_{\text{Dirac}}$  in equation (2) is the value of gate voltage for which the minimum  $I_{\text{SD}}$  in the transfer curve of the device is observed. It accounts for possible unintentional doping of the graphene channel. In normal semiconductors,  $C_q$  is very high when compared to the geometric capacitance, and therefore is negligible in equation (2). This is because the DOS at the semiconductor band edges is much higher than it is in graphene, where it is close to the Dirac point. In back-gated transistors the geometric capacitance is that of a parallel plate capacitor and is easily calculated by the following equation [19]:

$$C_{\rm g} = \frac{\varepsilon \varepsilon_0}{d_{\rm ox}},\tag{3}$$

where  $\varepsilon$  is the dielectric constant of the gate dielectric ( $\varepsilon = 3.9$  for SiO<sub>2</sub>),  $\varepsilon_0$  is the permittivity of free space, and  $d_{ox}$  is the thickness of the gate dielectric. For SiO<sub>2</sub> with a typical thickness of 100 nm this gives  $C_g \sim 35$  nF cm<sup>-2</sup>. On the other hand, the quantum capacitance of graphene is [11]:

$$C_{\rm q} = \frac{2e^2}{\pi} \frac{\sqrt{\pi n}}{\hbar v_{\rm F}},\tag{4}$$

where  $\hbar$  is Planck's constant and  $v_{\rm F} = 1.1 \times 10^8 \,{\rm cm \, s^{-1}}$  is the Fermi velocity. At a moderate doping level of  $n \sim 5 \times 10^{12} \,{\rm cm^{-2}}$ , equation (3) gives  $C_{\rm q} \sim 3 \,\mu{\rm F \, cm^{-2}}$ , which shows that for a back-gated graphene FET, the term  $C_q$  can again be neglected in equation (2). Carrier concentration in this instance is given by:

$$n = \frac{V_{\rm G} - V_{\rm Dirac}}{e} C_{\rm g},\tag{5}$$

A different situation arises in case of a graphene EGFET, where the geometric capacitance is that of the EDLs that form at the interfaces between graphene and electrolyte and between gate electrode and electrolyte,  $C_{\text{EDL}}$ . The thickness of this layer,  $d_{\text{EDL}}$ , is the Debye length, typically one to several nanometers [21], which is much smaller than the thickness of the dielectric in a bottom-gate graphene FET. This makes  $C_q$  and  $C_g = C_{\text{EDL}}$  of the same order of magnitude, and therefore both terms have to be considered in equation (2), e.g. for extracting *n* as a function of  $V_G$ , a quantity that is critical for assessing the transistor performance.

However, direct measurement of  $d_{\text{EDL}}$  is not readily accessible. Even a rough estimation of  $d_{\text{EDL}}$  using Debye–Hückel theory [22] can be incorrect since the dielectric constant of water in very close proximity to a hydrophobic surface is different (smaller) than in the bulk [23], and so an accurate number to enter in the Debye–Hückel equation is missing.

To continue studying the graphene EGFET, we therefore used a different approach that consists of fitting the transistor conductivity data using a theoretical model that does not rely on the use of equation (2). The model describes the dc conductivity of SLG,  $\sigma$ , as a function of the position of the Fermi level, based on carrier resonant scattering due to strong shortrange potentials originating from impurities adsorbed at the graphene surface [24]. We use here a version of this theory adapted for the case when the carrier concentration, *n*, in graphene (i.e. the Fermi level position) is set by a gate voltage [25]. In this particular form, the model reads:

$$\sigma = g_0 \frac{3\sqrt{3}}{4\pi} \frac{a_0^2 \alpha}{n_i} |V_{\rm G} - V_{\rm Dirac}| \ln^2 \left( \sqrt{\alpha \pi |V_{\rm G} - V_{\rm Dirac}|} \cdot r \right), \quad (6)$$

where  $g_0 = 2e^2/h = 0.078$  mS is twice the quantum conductance,  $a_0 = 1.42$  Å is the C–C bond length in graphene,  $\alpha = n/V_G$ represents an idealized capacitance when multiplied by the elementary charge,  $n_i$  is the defect density, and  $r \sim a_0$  is the range of the short-range potential created by the scattering centers. The fitting of the experimental data was done by finding numerical values for r,  $\alpha$ , and  $n_i$  to which equation (6) gives a best fit of the conductivity data plotted as a function of the gate voltage. Some constrains were imposed on the range of values of the parameters, in order to ensure the physical significance of the solutions:  $a_0 \le r \le 2a_0$ ,  $0.5 \times 10^{12} \le \alpha \le 4.1 \times$  $10^{12}$  FC<sup>-1</sup> cm<sup>-2</sup>,  $5 \times 10^{11} \le n_i \le 2.5 \times 10^{12}$  cm<sup>-2</sup>. These numbers are obtained from the theoretical analysis of the conductivity curves of exfoliated graphene FETs on SiO<sub>2</sub> [25].

The quality of the observed fits (figure 4) shows that the chosen bounds are physically meaningful. We note that both the geometric and the quantum capacitances are included in the parameter  $\alpha$ , and cannot be disentangled. The optimum fitting parameters are listed in table 1. The experimental conductivity data were extracted from the transfer curve of the devices according to equation (1).

Figure 4 shows the experimental data for the graphene conductivity as a function of  $V_G$  (solid symbols), for graphene EGFETs with different *W/L* ratio: (a) *W/L* = 3; (b) *W/L* = 6; (c) *W/L* = 12. Figure 4 also shows, as continuous lines, the fitting of the data using equation (6). For the graphene EGFETs with *W/L* = 3 and 6, the fits are in very good agreement with the experimental data. For *W/L* = 12, the fit is not as good. Observation of the latter device with an optical microscope showed a graphene channel with many more wrinkles and vestiges of the clean room processing than were observed on the other two devices (figures 4(a) and (b)).

In the vicinity of the minimum conductivity point, the experimental data are not well fitted by the model. This is because the transport in graphene contacting the surface of a substrate (in our case,  $SiO_2$ ) is governed by long-range potential fluctuations that give rise to the formation of electron and hole puddles [26], which are responsible for the finite conductivity of graphene at zero average carrier density. This type of interaction with the substrate is not accounted for in the model described by equation (4), which only communicates the transport physics in graphene at finite electronic densities

[24]. The densities of scattering centers resulting from the simulations were  $n_i = 1.8 \times 10^{12} \text{ cm}^{-2}$ ,  $1.4 \times 10^{12} \text{ cm}^{-2}$ , and  $0.97 \times 10^{12} \text{ cm}^{-2}$  for the devices with W/L = 12, 6 and 3, respectively. The same value of  $n_i$  was used to fit both the electron and hole branches of each curve.

Once carrier density as a function of  $V_{\rm G}$  is known, carrier mobility,  $\mu$ , can be calculated. This quantity provides a measure of the electronic quality of the graphene EGFETs. Figure 4(d) shows the Drude mobility as a function of carrier concentration, calculated from the conductivity data using the expression  $\mu = \sigma(E_{\rm F})/en$ , noting that for electrons  $n < 0 \,{\rm cm}^{-2}$ and for holes  $n > 0 \text{ cm}^{-2}$ . Two distinct regions are clearly discernible in figure 4(d). In region 1, corresponding to the neighborhood of the minimum conductivity point of graphene, both the electron and hole branches of the curves asymptotically increase as the average carrier concentration approaches zero, a value that experimentally is not accessible due to electron or hole puddles that form at the graphene/substrate interface (see discussion above). Region 2 corresponds to  $|n| > \sim 0.5 \times 10^{12} \,\mathrm{cm}^{-2}$ , is easily accessible experimentally, and is the region where most of the data points of the transistors' transfer curves fall. In particular, the linear regions in the curves of graphene conductivity as a function of  $V_G$  (figures 4(a)–(c)) fall within this region, with a carrier concentration in the range of  $2.5 \times 10^{11} \le n \le 1 \times 10^{12}$  cm<sup>-2</sup>. From region 2 in figure 4(d), it is seen that the transistor with W/L = 12 has lower mobility than the devices with W/L = 6 and 3. This is consistent with the large amount of residues observed by the microscope on the device surface, which in turn might be related to the poorer fitting in figure 4(c) to the model described by equation (6), as compared with the transistors of other dimensions. Moreover, the shorter the channel, the higher the influence of the contact resistance in the transistor curves [20], which would explain the reduced mobility at high carrier concentration in shorter channel devices. The device with W/L = 3 has the highest mobility, both for electrons and holes.

The most interesting parts of the transfer curves of the graphene EGFETs for sensing applications are possibly the almost-linear regions that lie to the right and left of the minimum conductivity point, in the electron and hole branches of the curves, respectively. There, the slope of each curve,  $g_m$ , is at its maximum, allowing for a maximum in device sensitivity. The shape of the curve ensures linearity. These regions correspond to moderate carrier densities with slowly varying carrier mobility as a function of carrier concentration, corresponding to the plateaus for  $|n| \gtrsim 0.5 \times 10^{12} \text{ cm}^{-2}$  in figure 4(d).

We use the field-effect mobility equation for a FET [18]:

$$\sigma = \frac{Lg_{\rm m}}{WC_{\rm G}V_{\rm SD}}\tag{7}$$

to extract  $\mu_{\text{FE}}$  from the graphene EGFET transfer curve where  $C_{\text{G}}$  is gate capacitance. We start by evaluating  $g_{\text{m}}$  at the inflexion points of the transfer curve, which appear as the extrema in figure 2(d). For each graphene EGFET, a value of the parameter  $\alpha$  in equation (6) resulting from the simulations (see table 1) is used to calculate  $C_{\text{G}} = \alpha \ e$ . Substituting *L*,



**Figure 4.** Graphene conductivity as a function of gate voltage for transistors with dimensions: (a) W/L = 3; (b) W/L = 6; (c) W/L = 12. Solid symbols are experimental data. Lines are the result of simulations to fit the data using the model described by equation (6). (d) Carrier mobility as a function of carrier concentration for devices with W/L = 3 (solid line), 6 (dashed line), and 12 (dotted line), respectively. Electron ( $n < 0 \text{ cm}^{-2}$ ) and hole ( $n > 0 \text{ cm}^{-2}$ ) branches are shown.

**Table 1.** Graphene EGFET performance parameters after fitting equation (4) to the experimental data.

| W/L | V <sub>Dirac</sub><br>(V) | $n_i (\times 10^{12} \text{ cm}^{-2})$ | $\begin{array}{c} \alpha \ (\times 10^{12}  \mathrm{F} \ \mathrm{C}^{-1}  \mathrm{cm}^{-2}) \end{array}$ | $\mu_{\rm h}  ({\rm cm}^2  {\rm V}^{-1}  {\rm s}^{-1})$ | $\frac{\mu_e({\rm cm}^2}{{\rm V}^{-1}{\rm s}^{-1}})$ |
|-----|---------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------|---------------------------------------------------------|------------------------------------------------------|
| 12  | 0.43                      | 1.77                                   | 4.1                                                                                                      | 768                                                     | 794                                                  |
| 6   | 0.51                      | 1.37                                   | 4.0                                                                                                      | 1042                                                    | 1224                                                 |
| 3   | 0.56                      | 0.974                                  | 3.4                                                                                                      | 1833                                                    | 1843                                                 |

*W*,  $g_{\rm m}$ ,  $C_G$  and  $V_{DS}$  in equation (7), we obtain values for  $\mu_{\rm FE}$  for both types of carriers ( $\mu_{\rm e}$  and  $\mu_{\rm h}$  for electrons and holes, respectively), in the range of about 750–1850 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>.

A remarkable feature of our graphene EGFET transfer curves is the high degree of symmetry of the electron and hole branches (e.g. a single value of  $n_i$  fits both branches), yielding similar values of  $\mu_e$  and  $\mu_h$ , as summarized in table 1. This has been attributed to the Coulomb screening effect of the ions in the liquid electrolyte, neutralizing the charged impurities on the graphene surface originating from the  $SiO_2$  substrate, which causes the scattering by impurities to be independent of carrier type [12, 27, 28].

One trend that is visible in the data (figure 2(a)) is that, on average, shorter channel devices have a  $V_{\text{Dirac}}$  that is shifted to lower voltages. This might be a consequence of the asymmetry between electrode areas in the liquid gate capacitor, since the Au gate electrode has a fixed area for all devices, whereas the channel area depends on *L* (*W* is fixed). Since the two EDLs that form at the electrolyte/solid interfaces establish a capacitive voltage divider (figure 5), when the second capacitor decreases its area (equal to the channel area), the voltage drop across its terminals increases for the same  $V_{\text{G}}$  across the series combination of both, thereby slightly increasing the charge concentration per unit channel area.



**Figure 5.** Diagram of the series capacitors associated with the gating circuit of the graphene EGFET.  $C_{EDL}$  is the electrolytic gate capacitance provided by the water droplet, consisting of the series association of  $C_{EDL1}$  and  $C_{EDL2}$ , which are the electrical double layer capacitances formed at Au/solution and solution/ graphene interfaces, respectively.  $C_q$  is is the quantum capacitance of graphene.

We estimate the magnitude of this effect, assuming reasonable values for all quantities involved (see the supplementary information) (stacks.iop.org/JPhysCM/28/085302/mmedia), to be on the order of a of 10 ppm increase in channel charge concentration when going from devices with W/L = 3 to devices with W/L = 12. This change in carrier concentration is minute and is not enough to explain the shift in  $V_G$  observed. Therefore, there must be other effects, possibly associated with the contacts, which also contribute to this shift. However, charge transfer from the Au contacts to graphene would lead to asymmetric transfer curves for electrons and holes [29], which is clearly not the case in our data. This effect requires further investigation.

## 2.4. The effect of the ionic strength of the electrolyte in device gating

The study of the response of the graphene EGFET to changes in the ionic strength of the gate electrolyte is relevant for biosensing applications, as biomolecules may come in a variety of aqueous solvents. To that end, a device having W/L = 6 was successively gated using aqueous solutions of NaCl with increasing concentrations: [NaCl] = 1.5, 15 and 150 mM, respectively. Figure 6 shows the transfer curves obtained for that device. It is evident that the transfer curves shift to lower  $V_G$  as the electrolyte's ionic strength increases. This shift is -0.08 V per decade of ionic strength concentration. Electron and hole branches of the curves are symmetric around  $V_{\text{Dirac}}$ , giving similar  $\mu_e$  (~1400 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>) and  $\mu_h$ (~1300 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>). The source–drain current levels at same carrier concentration are similar in all cases

To better understand the family of transfer curves in figure 6, we consider that, for a constant level of  $I_{SD}$ , the shift in gate voltage is entirely due to a change in the capacitance of the device (figure 5) due to the different ionic strengths of the electrolyte. Since the transfer curves are similar (they are only shifted in the horizontal axis), a particular value of  $I_{SD}$  taken in one curve corresponds, in the next one, to a shift in the horizontal axis  $\Delta_1 = \Delta V_{\text{Dirac}} \sim 0.08 \text{ V}$  (see figure 6). Moreover, for constant  $I_{SD}$ , i.e. for constant carrier concentration,  $C_q$  is constant. We can relate *n* to the chemical potential of the graphene surface relative to the bulk of the solution,



**Figure 6.** Transistor transfer curves for one graphene EGFET (W/L = 6) obtained at different ionic strengths of the gate electrolyte ([NaCl] = 1.5, 15 and 150 mM). The shift between transfer curves for measurements at 1.5 and 15 mM,  $\Delta_1$ , is highlighted:  $\Delta_1 = \Delta V_{\text{Dirac}} \sim -0.08 \text{ V}$ . The shift is similar between the curves measured at 15 and 150 mM.

using Grahame's theory of the electrical double layer for a monovalent salt [30, 31]:

$$\rho = \sqrt{8\varepsilon\varepsilon_0 k_{\rm B} T I} \sinh\left(\frac{e\psi_0}{2k_{\rm B} T}\right),\tag{8}$$

where  $\rho = ne$  is the surface charge density, *I* is the ionic strength of the electrolyte,  $\varepsilon$  is the dielectric constant of water,  $\varepsilon_0$  is the permittivity of free space,  $k_B$  is the Boltzmann constant, T is the absolute temperature, and  $\psi_0$  is the surface potential. Since the dielectric constant of water at the hydrophobic graphene interface is not known, we leave it as a free parameter in equation (8). Substituting all known values of the parameters in (8)and solving for  $\psi_0$ , we obtain  $\psi_0$  as a function of  $\varepsilon$  for the ionic strengths studied. By fixing a physically realistic domain for  $\varepsilon$ values,  $5 \le \varepsilon \le 80$ , one gets the corresponding intervals of absolute values of  $\psi_0$ : 1.60V  $\geq |\psi_0| \geq 1.53$ V; 1.54V  $\geq |\psi_0| \geq 1.47$ V;  $1.48V \ge |\psi_0| \ge 1.41V$ , when I = 1.5 mM, 15 mM and 150 mM, respectively. We can see that the values of  $\psi_0$  shift towards lower voltages as I increases. For a 10-fold increase in I, at any fixed value of  $\varepsilon$ , we find the shift  $\Delta |\psi_0| = -0.06$  V. This is the same trend and the same order of magnitude of the shifts observed in  $V_{\rm G}$  ( $\Delta V_{\rm G} \sim -0.08$  V). Therefore it is possible to explain figure 6 based on the changes that occur in the EDL as a function of electrolyte's ionic strength. This is relevant to applications of the graphene EGFET as a chemical or biosensor.

An important step for future applications of our graphene EGFETs in sensing platforms is their portability and ease of use. For this reason, we designed and fabricated a printed circuit board (PCB) to support the devices, simultaneously providing easy, rugged, and precise electrical connections to the sourcing and measuring equipment (see figure S3 and supplementary information) (stacks.iop.org/JPhysCM/28/085302/mmedia).

#### 3. Conclusion

We demonstrated that graphene electrolyte-gated field-effect transistors can be integrated at the chip level by using a new transistor architecture, showing that the process can be up scaled to wafer-size microfabrication using standard cleanroom processes. Our transistor architecture is based on a co-planar source, drain, and gate geometry, implying a recessed gate position relative to the active transistor channel region. Once the liquid gate electrolyte is added to the device the gate circuit is complete. The gold recessed gate is designed in such a way that it effectively confines the aqueous electrolyte in the transistor active area, ensuring that it will not spread over the chip. This graphene EGFET architecture lends itself to the use of microfluidics to release the electrolyte (possibly carrying an analyte) over the transistor channel. Transistors with channel length 25  $\mu$ m showed an average field-effect electron mobility of  $1500 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$  and average hole mobility of  $1450 \text{ cm}^2$  $V^{-1}$  s<sup>-1</sup>. Raman analysis of the transistor channel revealed that it consisted essentially of a single-layer graphene.

A model based on resonant scattering due to short-range potentials originated in impurities adsorbed at the graphene surface accurately fits the conductance data of the graphene EGFET in a broad range of gate voltage, especially at the approximately linear regions of the conductance curve that are most relevant for use of the graphene EGFET as a sensor. The transfer curve of the devices shifts  $\sim -0.08$  V for every 10-fold increase in ionic strength of the gate electrolyte, in the range 1.5 to 150 mM of NaCl. Based on the knowledge of carrier concentration extracted from the fitting of the transistor curves to the above mentioned model, and on an electrical series connected capacitor model for the device gating circuit, we explained this shift by the changes in the liquid electrical double layer formed at the graphene/solution interface. Finally, we designed a printed circuit board where the graphene chip is easily plugged in, providing a simple, robust and portable solution in view of a platform for point-of-care or other chemical and biosensing applications.

## Acknowledgments

N C S Vieira acknowledges a Postdoctoral fellowship at INL from FAPESP–SP/Brazil (2014/01663-6). G Machado Jr acknowledges a PhD grant (no. 237630/2012–5) from CNPq–Brazil. The authors thank Clarissa Towle for proof-reading the manuscript and correcting the English. N M R P acknowledges EC under Graphene Flagship (Contract No. CNECT-ICT-604391).

## References

- [1] Novoselov K S, Geim A K, Morozov S V, Jiang D, Zhang Y, Dubonos S V, Grigorieva I V and Firsov A A 2004 Science 306 666–9
- [2] Zhan B, Li C, Yang J, Jenkins G, Huang W and Dong X 2014 Small 10 4042–65
- [3] Wu S, He Q, Tan C, Wang Y and Zhang H 2013 Small 9 1160–72
- [4] Khatayevich D, Page T, Gresswell C, Hayamizu Y, Grady W and Sarikaya M 2014 Small 10 1505–13
- [5] Kwon O S et al 2013 Adv. Mater. 25 4177-85
- [6] Wen Y, Li F Y, Dong X, Zhang J, Xiong Q and Chen P 2013 Adv. Healthc. Mater. 2 271–4
- [7] Kim D-J, Park H-C, Sohn I Y, Jung J-H, Yoon O J, Park J-S, Yoon M-Y and Lee N-E 2013 Small 9 3352–60
- [8] Novoselov K S, Falko V I, Colombo L, Gellert P R, Schwab M G and Kim K 2012 Nature 490 192–200
- [9] Ohno Y, Maehashi K, Yamashiro Y and Matsumoto K 2009 Nano Lett. 9 3318–22
- [10] Yan F, Zhang M and Li J 2014 Adv. Healthc. Mater. 3 313-31
- [11] Das A et al 2008 Nat. Nanotechnol. 3 210-5
- [12] Xia J, Chen F, Li J and Tao N 2009 Nat. Nanotechnol. 4 505–9
- [13] Skriver H L and Rosengaard N M 1992 Phys. Rev. B 46 7157-68
- [14] Kinloch A J 1987 Adhesion and Adhesives: Science and Technology (Dordrecht: Springer Science & Business Media)
- [15] Pirkle A, Chan J, Venugopal A, Hinojos D, Magnuson C W, McDonnell S, Colombo L, Vogel E M, Ruoff R S and Wallace R M 2011 Appl. Phys. Lett. 99 122108
- [16] Levesque P L, Sabri S S, Aguirre C M, Guillemette J, Siaj M, Desjardins P, Szkopek T and Martel R 2011 Nano Lett.
   11 132–7
- [17] Giovannetti G, Khomyakov P A, Brocks G, Karpan V M, van den Brink J and Kelly P J 2008 *Phys. Rev. Lett.* 101 026803
- [18] Schwierz F 2010 Nat. Nanotechnol. 5 487-96
- [19] Kar S 2013 High Permittivity Gate Dielectric Materials (Berlin: Springer) pp 47–152
- [20] Mackin C, Hess L H, Hsu A, Song Y, Kong J, Garrido J A and Palacios T 2014 IEEE Trans. Electron Devices 61 3971–7
- [21] Ji H, Zhao X, Qiao Z, Jung J, Zhu Y, Lu Y, Zhang L L, MacDonald A H and Ruoff R S 2014 Nat. Commun. 5 3317
- [22] Debye P and Huckel E 1923 Phys. Z. 24 185–206
- [23] Hess L H, Seifert M and Garrido J A 2013 Proc. IEEE 101 1780–92
- [24] Ferreira A, Viana-Gomes J, Nilsson J, Mucciolo E R, Peres N M R and Castro Neto A H 2011 Phys. Rev. B 83 165402
- [25] Peres N M R 2010 Rev. Mod. Phys. 82 2673-700
- [26] Martin J, Akerman N, Ulbricht G, Lohmann T, Smet J H, Von Klitzing K and Yacoby A 2008 Nat. Phys. 4 144–8
- [27] Chen F, Qing Q, Xia J and Tao N 2010 Chem. Asian J. 5 2144-53
- [28] Kim C-H and Frisbie C D 2014 J. Phys. Chem. 118 21160-9
- [29] Huard B, Stander N, Sulpizio J A and Goldhaber-Gordon D 2008 Phys. Rev. B 78 121402
- [30] Grahame D C 1947 Chem. Rev. 41 441-501
- [31] Stine R, Mulvaney S P, Robinson J T, Tamanaha C R and Sheehan P E 2013 Anal. Chem. 85 509–21