# **GPUs in CERN IT** Ricardo Rocha CERN IT-CM-RPS Compute Accelerator Forum - Oct 1st 2020 ### Goal Make GPUs available to a variety of services Ensure a common infrastructure allowing flexible (re)assignment of resources Provide consultancy on GPU usage to our users #### Hardware Focusing on Nvidia enterprise cards: P100, V100(S), T4 Older 1080(ti)s cards have been decommissioned Current numbers V100 32GB: 16x split in 4 nodes V100S 32GB: 24x split in 6 nodes T4 16GB: 64x in 64 nodes All with PCIe Gen 3 interconnects - no NVLink ### GPU Showdown **T4** #### **SPECIFICATIONS** | GPU Architecture | NVIDIA Turing | |--------------------------------|---------------------------------| | NVIDIA Turing Tensor<br>Cores | 320 | | NVIDIA CUDA® Cores | 2,560 | | Single-Precision | 8.1 TFLOPS | | Mixed-Precision<br>(FP16/FP32) | 65 TFLOPS | | INT8 | 130 TOPS | | INT4 | 260 TOPS | | GPU Memory | 16 GB GDDR6<br>300 GB/sec | | ECC | Yes | | Interconnect<br>Bandwidth | 32 GB/sec | | System Interface | x16 PCIe Gen3 | | Form Factor | Low-Profile PCIe | | Thermal Solution | Passive | | Compute APIs | CUDA, NVIDIA TensorRT™,<br>ONNX | #### V100 #### **SPECIFICATIONS** | | V100<br>PCle | V100<br>SXM2 | V100S<br>PCle | | |---------------------------------|----------------------------|----------------------------------------|----------------------------|--| | GPU Architecture | NVIDIA Volta | | | | | NVIDIA Tensor Cores | 640 | | | | | NVIDIA CUDA® Cores | 5,120 | | | | | Double-Precision<br>Performance | 7 TFLOPS | 7.8 TFLOPS | 8.2 TFLOPS | | | Single-Precision<br>Performance | 14 TFLOPS | 15.7 TFLOPS | 16.4 TFLOPS | | | Tensor Performance | 112 TFLOPS | 125 TFLOPS | 130 TFLOPS | | | GPU Memory | 32 GB /1 | 32 GB /16 GB HBM2 | | | | Memory Bandwidth | 900 GB/sec | | 1134 GB/sec | | | ECC | Yes | | | | | Interconnect<br>Bandwidth | 32 GB/sec | 300 GB/sec | 32 GB/sec | | | System Interface | PCIe Gen3 | NVIDIA NVLink™ | PCIe Gen3 | | | Form Factor | PCIe Full<br>Height/Length | SXM2 | PCIe Full<br>Height/Length | | | Max Power<br>Comsumption | 250 W | 300 W | 250 W | | | Thermal Solution | Passive | | | | | Compute APIs | CUDA, Direct | CUDA, DirectCompute, OpenCL™, OpenACC® | | | #### **Key Differences** Memory, CUDA and Tensor Cores x2 in V100 V100 Double Precision **Power Consumption** x3.5 in V100 **APIs Supported** #### A more realistic workload... Distributed TensorFlow Job Example below using 8 out of 21 available GPUs in a cluster # **Batch Usage Overview** https://clouddocs.web.cern.ch/gpu/README.html Virtual Machines: when full flexibility is required Custom kernels, modules and drivers We can help with a base setup - puppet based? Kubernetes: automated GPU setup and built-in monitoring Batch: possible to also get an interactive session GitLab, Notebooks/SWAN, etc: ongoing work Step 1: Request to the GPU Platform Consultancy Functional Element https://cern.service-now.com/service-portal?id=functional\_element&name=qpu-platform Allows us to redirect users to the best solution And build a knowledge base on the different use cases Step 1: Request to the GPU Platform Consultancy Functional Element https://cern.service-now.com/service-portal?id=functional\_element&name=qpu-platform "I would like access to GPUs for project X, we will use them to build our software daily " → Gitlab? Step 1: Request to the GPU Platform Consultancy Functional Element https://cern.service-now.com/service-portal?id=functional\_element&name=qpu-platform "We would like access to GPU resources to validate our software including testing against multiple Nvidia drivers " → Virtual Machines? Step 1: Request to the GPU Platform Consultancy Functional Element https://cern.service-now.com/service-portal?id=functional\_element&name=qpu-platform "We would like to use GPUs to train our ML models using TensorFlow/Pytorch. We could benefit from distributed training. " →Batch? # Ongoing Work: vGPUs Currently only possible to offer access to full GPUs - via PCI passthrough In many cases this is not required and a fraction of a GPU would be enough Builds, code validation, notebooks, ... Working on virtualizing GPU resources to improve overall resource usage ## Ongoing Work: Monitoring Very useful to better understand efficiency Built-in for Kubernetes clusters, we could offer a solution for VMs as well Working on how to relate workloads with the monitoring data Similar feedback to end users for managed services would also be good ## Ongoing Work: Vendors Monitoring the GPU / Accelerator landscape Today this is mostly a Nvidia (enterprise) world but things might change # Community supported AMD Ongoing Worl ROCm build for TensorFlow Follow Monitoring the GPU / A guest post by Mayank Daga, Director, Deep Learning Software, AMD Today this is mostly a Deep Learning has burgeoned into one of the most important technological breakthroughs of the 21st century. GPUs have played a critical role in the advancement of deep learning. The massively parallel computational power of GPUs has been influential in reducing the training time of complex deep learning models, hence accelerating the time to discovery. The availability of open source frameworks like TensorFlow is another cornerstone for the fast-paced innovation in deep learning. At AMD, we strongly believe in the open source philosophy and have purposely developed Radeon Open eCosystem (ROCm), an open-source software foundation for GPU computing on Linux®. ht change #### Other Possibilities We have (limited) access to resources on public clouds Thanks to multiple OpenLab collaborations What is possible today Access to A100 GPUs and/or TPUs in the Google Cloud Platform Access to IPUs in Azure Contact us if you have a good use case for any of these # SYSTEM SPECIFICATIONS (PEAK PERFORMANCE) ## Other Possibilities We have (limited) access to resources on public clouds Thanks to multiple OpenLab collaborations What is possible today Access to A100 GPUs and/or TPUs in the Google Cloud Access to IPUs in Azure Contact us if you have a good use case for any of these | | NVIDIA A100 for NVIDIA HGX™ | NVIDIA A100 for PCIe | | |---------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--| | GPU Architecture | NVIDIA Ampere | | | | Double-Precision<br>Performance | FP64: 9.7 TFLOPS<br>FP64 Tensor Core: 19.5 TFLOPS | | | | Single-Precision<br>Performance | FP32: 19.5 TFL0PS<br>Tensor Float 32 (TF32): 156 TFL0PS <br>312 TFL0PS* | | | | Half-Precision<br>Performance | 312 TFLOPS 624 TFLOPS* | | | | Bfloat16 | 312 TFLOPS 624 TFLOPS* | | | | Integer Performance | INT8: 624 TOPS 1,248 TOPS*<br>INT4: 1,248 TOPS 2,496 TOPS* | | | | GPU Memory | 40 GB HBM2 | | | | Memory Bandwidth | 1.6 TB/sec | | | | Error-Correcting Code | Yes | | | | Interconnect Interface | PCIe Gen4: 64 GB/<br>sec Third generation<br>NVIDIA® NVLink®:<br>600 GB/sec** | PCIe Gen4: 64 GB/<br>sec Third generation<br>NVIDIA® NVLink®:<br>600 GB/sec** | | | Form Factor | 4/8 SXM GPUs in<br>NVIDIA HGX™ A100 | PCIe | | | Multi-Instance GPU<br>(MIG) | Up to 7 GPU instances | | | | Max Power Consumption | 400 W | 250 W | | | Delivered Performance<br>for Top Apps | 100% | 90% | | | Thermal Solution | Passive | | | | Compute APIs | CUDA®, DirectCompute,<br>OpenCL™, OpenACC® | | | Structural sparsity enabled <sup>\*\*</sup> SXM GPUs via HGX A100 server boards; PCIe GPUs via NVLink Bridge for up to 2 GPUs # Questions?