4th 28nm Mixed-Signal Design Workshop

Europe/Zurich
572/R-006 (CERN)

572/R-006

CERN

CERN ASICs Design Support, CERN EP-ESE
    • 09:00 10:40
      Overview of the 28nm technology
      • 09:00
        Welcome 20m
        Speaker: Alessandro Caratelli (CERN, EPFL)
      • 09:20
        Technology Overview and designerโ€™s guidelines 50m
        Speaker: Franco Nahuel Bandi (CERN)
      • 10:10
        Overview of the 28nm common design platform 30m
        Speaker: Marco Andorno (CERN)
    • 10:40 10:55
      Coffee break 15m
    • 10:55 12:00
      Overview of the 28nm technology
      • 10:55
        Total Ionizing Dose response of the 28nm technlogy 1h 5m
        Speaker: Giulio Borghello (CERN)
    • 12:00 13:30
      Lunch break 1h 30m
    • 13:30 15:15
      Analog design
      • 13:30
        Analog simulation with Explorer and Assembler 20m
        Speaker: Helga Dornelas (Cadence)
      • 13:50
        Lab session (Analog simulation) 1h 25m
        Speaker: Helga Dornelas (Cadence)
    • 15:15 15:30
      Coffee break 15m
    • 15:30 17:30
      Mixed-signal design
      • 15:30
        Mixed-signal simulation with Xcelium and Virtuoso 30m
        Speaker: Helga Dornelas (Cadence)
      • 16:00
        Lab session (Mixed-signal simulation) 1h 30m
        Speaker: Helga Dornelas (Cadence)
    • 09:00 10:30
      Mixed-signal design
      • 09:00
        Lab session (Mixed-signal simulation) 1h 30m
        Speaker: Helga Dornelas (Cadence)
    • 10:30 10:45
      Coffee break 15m
    • 10:45 12:00
      Analog design
      • 10:45
        Analog Backend VXL Best Practices 15m
        Speaker: Philippe Carriere (CERN)
      • 11:00
        Lab session (Analog backend) 1h
        Speaker: Philippe Carriere (CERN)
    • 12:00 13:30
      Lunch break 1h 30m
    • 13:30 14:45
      Analog design
      • 13:30
        Lab session (Analog backend) 1h 15m
        Speaker: Philippe Carriere (Cadence)
    • 14:45 15:00
      Coffee break 15m
    • 15:00 15:50
      Mixed-signal design
      • 15:00
        Abstract generation 20m
        Speaker: Philippe Carriere (CERN)
      • 15:20
        Lab session (Abstract) 30m
        Speaker: Philippe Carriere (CERN)
    • 15:50 17:30
      Analog design
      • 15:50
        DRC/LVS with PVS 20m
        Speaker: Philippe Carriere (Cadence)
      • 16:10
        Lab session (DRC/LVS with PVS) 1h 20m
        Speaker: Philippe Carriere (CERN)
    • 09:00 10:00
      Mixed-signal design
      • 09:00
        IP block integration (Liberty file and Abstract) 15m
        Speaker: Marco Andorno (CERN)
      • 09:15
        Lab session (Liberty file) 45m
        Speakers: Alessandro Caratelli (CERN, EPFL), Marco Andorno (CERN)
    • 10:00 10:15
      Coffee break 15m
    • 10:15 12:00
      Digital design
      • 10:15
        Digital flow introduction 45m

        Main steps of the flow, tools, Flowkit

        Speaker: Erwan Dekhil (Cadence)
      • 11:00
        Single event effects hardening in digital design 1h
        Speaker: Alessandro Caratelli (CERN, EPFL)
    • 12:00 13:00
      Lunch break 1h
    • 13:00 14:45
      Digital design
      • 13:00
        Timing constraints and synthesis 1h 45m
        Speaker: Erwan Dekhil (Cadence)
    • 14:45 15:00
      Coffee break 15m
    • 15:00 17:30
      Digital design
      • 15:00
        Lab session (TMR) 30m
        Speakers: Alessandro Caratelli (CERN, EPFL), Marco Andorno (CERN)
      • 15:30
        Lab session (Synthesis and LEC) 2h
        Speakers: Alessandro Caratelli (CERN, EPFL), Erwan Dekhil (Cadence), Marco Andorno (CERN)